

### DESCRIPTION

The ES1688 *Audio*Drive<sup>®</sup> is a mixed-signal single-chip solution that adds 16-bit stereo sound and FM music synthesis to personal computers. It includes an embedded microprocessor, a 20-voice ESFM<sup>™</sup> music synthesizer, 16-bit stereo wave ADC and DAC, 16-bit stereo music DAC, MPU-401 UART mode serial port, two serial port interfaces to external DSP and external wavetable music synthesizer, DMA control logic with FIFO, and ISA bus inferface logic. There are three stereo inputs (typically line, CD Audio, and auxiliary line) and a mono microphone input to an internal preamp. All of this on a single chip that can be designed into a motherboard, add-on card, or integrated into other peripheral cards such as Fax/Modem, VGA, LAN, I/O, etc.

The ES1688 *Audio*Drive<sup>®</sup> can record, compress, and play back voice, sound, and music with built-in 6-channel mixer controls. Using two high-performance DMA channels, the ES1688 supports full-duplex analog operation for simultaneous record and playback. The ESFM<sup>™</sup> synthesizer has extended capabilities within native mode operation providing superior sound and power-down capabilities. The ES1688 is register compatible to OPL3<sup>™</sup>.

The MPU-401 serial port is for interfacing with an external MIDI device. The PC speaker volume can be modified by software. Two software address selection modes allow for motherboard Plug and Play configuration.

A DSP serial interface allows an external DSP to take over DAC or ADC resources. A wavetable serial port allows the ES1688 to interface with either the ES689 or ES690 wavetables. I/O address, DMA, and interrupt selection can be controlled through system software or by jumper.

Advanced power management features include suspend/resume from disk or host-independent self-timed power-down and automatic wake-up.

The ES1688 *Audio*Drive<sup>®</sup> is available in an industry-standard 100pin Plastic Quad Flat Pack (PQFP) package.

### **APPLICATIONS**

- PC Audio
- PC Games
- Business Audio
- Multimedia PCs
- Music Synthesis

### SERVICE AND SUPPORT

- Evaluation Kit
- Manufacturing Kit
- Reference Design

### FEATURE HIGHLIGHTS

- Single, high-performance, mixed-signal, 16-bit stereo VLSI chip for digital audio
- High-quality, 20-voice ESFM<sup>™</sup> music synthesizer; patents pending
- Patented ESPCM<sup>®</sup> compression

#### **Record and Playback Features**

- Record, compress, and play back voice, sound, and music
- Programmable sample rate from 4 kHz to 44.1 kHz for record and playback
- Mixer controlled record and playback with programmable logarithmic volume controls

#### Inputs and Outputs

- MIDI serial port compatible with MPU-401 UART mode
- Address decode for joystick
- Programmed I/O and demand transfer DMA
- Software address mapping, DMA and IRQ selections for motherboard Plug and Play
- Wavetable serial port interface to ES689/ES690 for direct access to the music DAC
- PC speaker input/output with volume control
- Serial port interface to external DSP optionally controls fullduplex analog operation

#### **Mixer Features**

- 6-channel stereo mixer inputs for line, auxiliary A (CD audio), auxiliary B, digital audio (wave files), music synthesizer, plus a mono channel mixer input for microphone
- 4-channel record mixer with stereo inputs for line, auxiliary A (CD audio), auxiliary B, plus a mono input for microphone

#### Power

- Advanced power management with self-timed power-down, automatic wake-up, and suspend/resume to and from disk
- Supports 3.3 or 5.0 V operation

### Compatibility

- Supports PC games in Sound Blaster<sup>™</sup> and Sound Blaster<sup>™</sup> Pro modes
- Supports FM music synthesis in OPL3 FM mode
- Supports Microsoft<sup>®</sup> Windows<sup>™</sup>, Windows NT<sup>™</sup>, Windows for Workgroups<sup>™</sup>, Windows<sup>®</sup>95 and Windows Sound System<sup>®</sup>
- Supports IBM<sup>®</sup> OS/2<sup>®</sup>



## **BLOCK DIAGRAM**



# TYPICAL APPLICATION



## PINOUT



# DIGITAL PIN DESCRIPTIONS

| Name       | I/O | Description                                                                                                                                                                                                                                                                                                                                                            |
|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDD       | I   | Digital supply voltage (3.0V to 5.5V).                                                                                                                                                                                                                                                                                                                                 |
| GNDD       | I   | Digital ground.                                                                                                                                                                                                                                                                                                                                                        |
| JOYRDB     | 0   | Active-low decode for joystick, read from port 201h.                                                                                                                                                                                                                                                                                                                   |
| JOYWRB     | 0   | Active-low decode for joystick, write to port 201h.                                                                                                                                                                                                                                                                                                                    |
| GPO0       | 0   | Output that is set low by external reset and thereafter controlled by bit 0 of port 2x7h. Available to system software for power management or other applications.                                                                                                                                                                                                     |
| GPO1       | 0   | Output that is set high by external reset and thereafter<br>controlled by bit 1 of port 2x7h. Available to system<br>software for power management or other applications.                                                                                                                                                                                              |
| MSI        | I   | MIDI serial input. Either MPU-401 or SoundBlaster<br>formats. Schmitt trigger input with internal pull-up<br>resistor.                                                                                                                                                                                                                                                 |
| MSO        | 0   | MIDI serial data output.                                                                                                                                                                                                                                                                                                                                               |
| GPI        | I   | Reserved general-purpose input with internal pull-<br>down. Currently no function is assigned to this pin and<br>any connection is acceptable.                                                                                                                                                                                                                         |
| RESET      | I   | Active-high reset from ISA bus.                                                                                                                                                                                                                                                                                                                                        |
| RSTB       | 0   | Inverted RESET output.                                                                                                                                                                                                                                                                                                                                                 |
| SCLK       | Ι   | Clock selection output:<br>0: Clock from EXTCLK input<br>1: Clock from crystal connection to pins XI and XO                                                                                                                                                                                                                                                            |
| EXTCLK     | I   | 14.32 MHz clock input from ISA bus. Duty cycle must be 40%-60%. No connection if SCLK=1.                                                                                                                                                                                                                                                                               |
| хо         | 0   | Crystal oscillator output.                                                                                                                                                                                                                                                                                                                                             |
| XI         | I   | Crystal oscillator input.                                                                                                                                                                                                                                                                                                                                              |
| CE         | I   | Input with internal pull-up. Active-high chip enable.<br>When low, all IRQ and DRQ outputs become high<br>impedance, and AEN is forced high internally, thereby<br>disabling the I/O activity to/from the ES1688. Outputs<br>JOYRDB and JOYWRB become inactive high. Leave<br>unconnected or connect to VDD for normal operation.                                      |
| IORB       | I   | Active-low read strobe from ISA bus.                                                                                                                                                                                                                                                                                                                                   |
| IOWB       | I   | Active-low write strobe from ISA bus.                                                                                                                                                                                                                                                                                                                                  |
| A[9:0]     | I   | Address inputs from ISA bus.                                                                                                                                                                                                                                                                                                                                           |
| A[11:10]   | I   | Address inputs from ISA bus. The ES1688 requires<br>these pins to be low for all address decodes. These<br>pins have an internal pull-down device enabled when<br>input signal AMODE=0. In this case they can float<br>(ES688 compatible designs).                                                                                                                     |
| AEN        | I   | Active-low address enable from ISA bus.                                                                                                                                                                                                                                                                                                                                |
| D[7:0]     | I/O | Bidirectional data bus. These pins have weak pull-up devices to prevent these inputs from floating when not driven.                                                                                                                                                                                                                                                    |
| ENB245     | 0   | Active-low output when the ES1688 is being read or written to. Intended to be connected to the enable control of an external 74LS245.                                                                                                                                                                                                                                  |
| IRQ(A-D)   | 0   | Four (A,B,C,D) active-high interrupt requests to the<br>ISA bus. Unselected IRQ outputs are high impedance.<br>IRQs are software configurable.                                                                                                                                                                                                                         |
| IRQE       | 0   | Active-high interrupt request to the ISA bus. Reserved for MPU-401 or hardware volume control.                                                                                                                                                                                                                                                                         |
| DRQ(A-C)   | 0   | Three (A,B,C) active-high DMA requests to the ISA<br>bus. Unselected DRQ outputs are high impedance.<br>When DMA is not active, the selected DRQ output has<br>a pull-down device that holds the DRQ line inactive<br>unless another device that shares the same DRQ line<br>can source enough current to make the DRQ line<br>active. DRQs are software configurable. |
| DACKB(A-C) | I   | Three (A,B,C) active-low DMA acknowledge inputs from the ISA bus.                                                                                                                                                                                                                                                                                                      |
| PCSPKI     | I   | Normally low digital PC speaker signal input. This sig-<br>nal is converted to an analog signal with volume con-<br>trol and appears on analog output PCSPKO.                                                                                                                                                                                                          |

| Name     | I/O | Description                                                                                                                                                                                                                                                         |  |  |  |  |  |
|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DS0, DS1 | I   | Inputs with internal pull-down devices. These inputs select the DMA channel selected after external rest                                                                                                                                                            |  |  |  |  |  |
|          |     | DS1 DS0 DRQx/DACKBx Recommended ISA<br>DRQ/DACK                                                                                                                                                                                                                     |  |  |  |  |  |
|          |     | 0 0 No DRQ or DACK                                                                                                                                                                                                                                                  |  |  |  |  |  |
|          |     | 0 1 DRQA, DACKBA DRQ0/-DACK0                                                                                                                                                                                                                                        |  |  |  |  |  |
|          |     | 1 0 DRQB, DACKBB DRQ1/-DACK1                                                                                                                                                                                                                                        |  |  |  |  |  |
|          |     | 1 1 DRQC, DACKBC DRQ3/-DACK3                                                                                                                                                                                                                                        |  |  |  |  |  |
|          |     | DS1=0 and DS0=0 is a special case: no DMA reques<br>or interrupt request pin is selected after external reset<br>Software configuration of interrupt and DMA channels<br>are required.                                                                              |  |  |  |  |  |
| IS0, IS1 |     | Inputs with internal pull-down devices. These inputs select the default interrupt request pin after external reset (unless DS1=0 and DS0=0):                                                                                                                        |  |  |  |  |  |
|          |     | IS1 IS0 IRQx Recommended ISA IRQ                                                                                                                                                                                                                                    |  |  |  |  |  |
|          |     | 0 0 IRQA IRQ9                                                                                                                                                                                                                                                       |  |  |  |  |  |
|          |     | 0 1 IRQB IRQ5                                                                                                                                                                                                                                                       |  |  |  |  |  |
|          |     | 1 0 IRQC IRQ7                                                                                                                                                                                                                                                       |  |  |  |  |  |
|          |     | 1 1 IRQD IRQ10                                                                                                                                                                                                                                                      |  |  |  |  |  |
|          |     |                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| AMODE    | I   | Input pin with pull-down device. The ES1688 is dis-<br>abled following a hardware reset and must be config-<br>ured by one of two methods (optioned by AMODE) of<br>software address selection:<br>0: Read-Sequence-Key method<br>1: System-Control-Register method |  |  |  |  |  |
| AS0, AS1 | I   | Inputs with internal pull-down devices. Along with AMODE, these inputs select the I/O address bank or the software address selection technique. They should be jumpered to VDDD or GNDD:                                                                            |  |  |  |  |  |
|          |     | AMODE AS1 AS0 Function                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 0 0 0 220 base address                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 0 0 1 230 base address                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 0 1 0 240 base address                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 0 1 1 250 base address                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 1 0 0 220 base address                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 1 0 1 Read-Sequence-Key address selection                                                                                                                                                                                                                           |  |  |  |  |  |
|          |     | 1 1 0 240 base address                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |     | 1 1 1 System-Control-Register address selection                                                                                                                                                                                                                     |  |  |  |  |  |
|          |     | DS1=0 and DS0=0 is a special case: no DMA reques<br>or interrupt request pin is selected after external reset<br>Software configuration of interrupt and DMA channels<br>are required.                                                                              |  |  |  |  |  |
| FSR      | I   | Input with internal pull-down. Frame sync for receive data from external DSP. Programmable for active-high or active-low.                                                                                                                                           |  |  |  |  |  |
| FSX      | Ι   | Input with internal pull-down. Frame sync for transmit request from external DSP. Programmable for active-high or active-low.                                                                                                                                       |  |  |  |  |  |
| DCLK     | I   | Input with internal pull-down. Serial data clock from external DSP. Typically 2.048 MHz.                                                                                                                                                                            |  |  |  |  |  |
| DR       | I   | Input with internal pull-down. Data receive pin from external DSP.                                                                                                                                                                                                  |  |  |  |  |  |
| DX       | 0   | Tri-state output. Data transmit to external DSP. High impedance when not transmitting.                                                                                                                                                                              |  |  |  |  |  |
| MSD      | I   | Input with internal pull-down. Music serial data from<br>external ES689 or ES690 Wavetable Music Synthe-<br>sizer.                                                                                                                                                  |  |  |  |  |  |
| MCLK     | I   | Input with internal pull-down. Music serial clock from<br>external ES689 or ES690 Wavetable Music Synthe-<br>sizer.                                                                                                                                                 |  |  |  |  |  |
| SE       | Ι   | Input with internal pull-down. Active-high to enable<br>serial mode, i.e., enables an external DSP to control<br>analog resources of the ES1688 through the DSP<br>serial interface.                                                                                |  |  |  |  |  |

## ANALOG PIN DESCRIPTIONS

| Name              | I/O | Description                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VDDA              | I   | Analog supply voltage (4.5 to 5.5 V). Should be greater than or equal to VDDD-0.3 V.                                                                                                                                                                                                                                                           |  |  |  |
| GNDA              | I   | Analog ground.                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| MIC               | Ι   | Microphone input. MIC has an internal pullup resistor to CMR.                                                                                                                                                                                                                                                                                  |  |  |  |
| LINE_L, LINE_R    | I   | Line inputs left and right. LINE_L, LINE_R have internal<br>pullup resistors to CMR.                                                                                                                                                                                                                                                           |  |  |  |
| AUXA_L,<br>AUXA_R | I   | Auxiliary inputs left and right. AUXA_L, AUXA_R have<br>internal pullup resistors to CMR. Normally intended for<br>connection to an internal or external CD-ROM analog<br>output.                                                                                                                                                              |  |  |  |
| AUXB_L,<br>AUXB_R | I   | Auxiliary inputs left and right. AUXB_L, AUXB_R have<br>internal pullup resistors to CMR. Normally intended for<br>connection to an external music synthesizer or other<br>line-level music source.                                                                                                                                            |  |  |  |
| FDXO              | 0   | Normally connected to CMR via an internal resistor. Can<br>be programmed to connect internal to FOUT_R pin dur-<br>ing DSP serial mode.                                                                                                                                                                                                        |  |  |  |
| FDXI              | I   | Input with internal pullup to CMR. Alternate input to left channel filter stage in DSP serial mode.                                                                                                                                                                                                                                            |  |  |  |
| FOUT_L,<br>FOUT_R | 0   | Filter outputs left and right. AC-coupled externally to<br>CIN_L, CIN_R to remove DC offsets. These outputs<br>have internal series resistors of about 5k ohms. Capaci-<br>tors to analog ground on these pins can be used to cre-<br>ate a low-pass filter pole that removes switching noise<br>introduced by the switched-capacitor filters. |  |  |  |
| CIN_L,<br>CIN_R   | I   | Capacitive coupled inputs left and right. These inputs<br>have internal pull-up resistors to CMR of approximately<br>50k ohms.                                                                                                                                                                                                                 |  |  |  |
| VREF              | 0   | Reference generator resistor divider output. Should be bypassed to analog ground with 0.1 $\mu\text{F}$ capacitor.                                                                                                                                                                                                                             |  |  |  |
| CMR               | 0   | Buffered reference output. Should be bypassed to analog ground with a 47 $\mu$ Felectrolytic capacitor with a 0.1 $\mu$ F capacitor in parallel.                                                                                                                                                                                               |  |  |  |
| AOUT_L,<br>AOUT_R | 0   | Line-level stereo outputs, left and right.                                                                                                                                                                                                                                                                                                     |  |  |  |
| PCSPKO            | 0   | Analog output of PCSPKI with volume control.                                                                                                                                                                                                                                                                                                   |  |  |  |
| REFSEL            | I   | Option input:<br>Analog GND: normal operation<br>Analog VDD: reserved                                                                                                                                                                                                                                                                          |  |  |  |

## MAXIMUM RATINGS

| Rating                      | Symbol | Value         |  |
|-----------------------------|--------|---------------|--|
| Analog supply voltage       | VDDA   | -0.3 to 7.0 V |  |
| Digital supply voltage      | VDDD   | -0.3 to 7.0 V |  |
| Input voltage               | VIN    | -0.3 to 7.0 V |  |
| Operating temperature range | TA     | 0 to 70 °C    |  |
| Storage temperature range   | TSTG   | -50 to 125 °C |  |



ESS Technology, Inc. 48401 Fremont Blvd. Fremont, CA 94538 Tel: 510-226-1088 Fax: 510-492-1098



# DIGITAL CHARACTERISTICS

| Symbol | Parameter                                                | Min | Max | Unit | Conditions                            |
|--------|----------------------------------------------------------|-----|-----|------|---------------------------------------|
| VIH1   | Input high voltage: All<br>except GPI1                   | 2.0 |     | V    | VDDD=min                              |
| VIH2   | Input high voltage: GPI1                                 | 3.0 |     | V    | VDDD=min                              |
| VIL    | Input low voltage                                        |     | 0.8 | V    | VDDD=max                              |
| VOL1   | Output low voltage: All<br>except D[7:0], DRQx,<br>IRQx  |     | 0.4 | V    | IOL=4 mA,<br>VDDD=min                 |
| VOH1   | Output high voltage: All<br>except D[7:0], DRQx,<br>IRQx | 2.4 |     | V    | IOH=-3 mA,<br>VDDD=max                |
| VOL2   | Output low voltage:<br>D[7:0], DRQx, IRQx                |     | 0.4 | V    | IOL=16 mA,<br>VDDD=min                |
| VOH2   | Output high voltage:<br>D[7:0], DRQx, IRQx               | 2.4 |     | V    | IOH=-12 mA,<br>VDDD=max               |
| VOL3   | Output low voltage: Select DRQx when DMA inactive        |     | 0.4 | V    | IOL=0.8 mA                            |
| ICC1   | VDDD active                                              |     | 60  | mA   | VDDD=max osc.<br>rate at 14.32<br>MHz |
| ICC2   | VDDA active                                              |     | 60  | mA   | VDDA=max                              |

## ANALOG CHARACTERISTICS

| Parameter              | Pins                                                      | Min  | Тур  | Max          | Unit                     |
|------------------------|-----------------------------------------------------------|------|------|--------------|--------------------------|
| Reference<br>voltage   | CMR, VREF                                                 |      | 2.25 |              | Volts<br>(VDDA<br>=5.0V) |
| Input<br>impedance     | LINE_L, LINE_R,<br>AUXA_L, AUXA_R,<br>AUXB_L, AUXB_R, MIC | 30k  |      | 100k         | Ohms                     |
|                        | CIN_L, CIN_R                                              | 35k  | 50k  | 65k          | Ohms                     |
| Output<br>impedance    | FOUT_L, FOUT_R                                            | 3.5k | 5k   | 6.5k         | Ohms                     |
|                        | AOUT_L, AOUT_R max<br>load for full-scale output<br>range |      | 5k   |              | Ohms                     |
| Input voltage<br>range | MIC                                                       | 10   |      | 125          | mVp-p                    |
|                        | LINE_L, LINE_R,<br>AUXA_L, AUXA_R,<br>AUXB_L, AUXB_R      | 0.5  |      | VDDA<br>-0.5 | Volts                    |
| Output voltage range   | AOUT_L, AOUT_R<br>full-scale output range                 | 0.5  |      | VDDA<br>-1.0 | Volts                    |
| Gain                   | Mic preamp                                                |      | 26   |              | dB                       |

# **BUNDLED SOFTWARE AND DRIVERS**

- AudioRack<sup>™</sup>
- Bundled Drivers for:
  - Microsoft Windows 3.1
  - Microsoft Windows for Workgroups
  - Microsoft Windows NT
  - Microsoft Windows95
  - IBM OS/2

(P) U.S. Patent 4,214,125 and others, other patents pending. All specifications are subject to change without prior notice. ESPCM<sup>®</sup> and *Audio*Drive<sup>®</sup> are registered trademarks of ESS Technology, Inc. *Audio*Rack<sup>™</sup> is a trademark of ESS Technology, Inc. All other trademarks are owned by their respective holders.

Document Number: SAM0066 REV: B