# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# Advance Information 64K × 4 Dynamic RAM

The MCM41464A is a 262,144 bit, high-speed, dynamic random access memory. Organized as 65.536 words of 4 bits, and fabricated using N-channel silicon-gate MOS technology, this new single +5 volt supply dynamic RAM combines high performance with low cost and improved reliability.

By multiplexing row and column address inputs, the MCM41464A requires only eight address lines and permits packaging in standard 18-pin 300 mil wide dual-in-line packages. Complete address decoding is done on-chip with address latches incorporated.

All inputs and outputs, including clocks, are fully TTL compatible. The MCM41464A incorporates a one transistor cell design and dynamic storage techniques.

The MCM41464A features "page mode" which allows random column accesses of th ISED O 256 bits within the selected row.

- Organized as 65,536 Words of 4 Bits
- Single +5 Volt Operation (±10%) •
- Maximum Access Time: MCM41464A-10 = 100 ns .
  - MCM41464A-12 = 120 ns MCM41464A-15 = 15

Ŵ

- Low Power Dissipation: MCM41464A
  - MCM4 Sec. MA cimum Act aximum (Sta
- Three-State Data Ou
- Early-Write Common 1/O Capability
- 256 Cycle, 4 ms Refresh
- CAS Before RAS Refresh Mode ٠
- Hidden Refresh
- RAS-Only Refresh Mode
- Page Mode Capability

# BLOCK DIAGRAM



PLASTIC CASE 707

MCM41464A

| <u>6</u> £ 1 | • 18 | l v <sub>ss</sub> |
|--------------|------|-------------------|
| DOD 12       |      | 003               |
| DQ1 E 3      |      | CAS               |
| ₩8 4         | 15   | 002               |
| RAS [ 5      | 14   | 1 40              |
| A6 🖸 6       | 13   | <b>1</b> A1       |
| A5 🛙 7       | 12   | <b>D</b> A 2      |
| A4 🛙 8       | 11   | <b>1</b> A3       |
| VCC C 9      | 10   | <b>1</b> A7       |

| PIN NAMES                                      |
|------------------------------------------------|
| A0-A7 Address Input                            |
| DQ0-DQ3 Data Input/Output                      |
| G Output Enable                                |
| W Read/Write Input                             |
| RAS Row Address Strobe                         |
| CAS Column Address Strobe                      |
| V <sub>CC</sub> · · · · · · · · · Power (+5 V) |
| VSS · · · · · · · · · · · · · · · · · Ground   |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Symbol    | Value         | Unit |
|------------------------------------------------|-----------|---------------|------|
| Power Supply Voltage                           | Vcc       | -1 to +7      | v    |
| Voltage Relative to VSS for Any Pin Except VCC | Vin, Vout | -1 to +7      | V    |
| Data Out Current                               | lout      | 50            | mA   |
| Power Dissipation                              | PD        | 600           | mW   |
| Operating Temperature Range                    | TA        | 0 to + 70     | °C   |
| Storage Temperature Range                      | Tsta      | - 55 to + 150 | °C   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# DC OPERATING CONDITIONS AND CHARACTERISTICS ( $V_{CC}$ = 5.0 V ± 10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min   | Тур | Max | Unit | Notes |
|------------------------------------------|--------|-------|-----|-----|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5 | V _  | 1     |
|                                          | VSS    | 0     | 0   | 0   | v    | 1     |
| Input High Voltage, All Inputs           | ViH    | 2.4   | -   | 6.5 | V    | 1     |
| Input Low Voltage, All Inputs            | VIL    | - 1.0 | _   | 0.8 | v    | 1     |

# DC CHARACTERISTICS

| Characteristic                                                          | Symbol  | Min      | Max | Unit | Notes |
|-------------------------------------------------------------------------|---------|----------|-----|------|-------|
| VCC Power Supply Current                                                | ICC1    |          |     | mA   | 2     |
| MCM41464A-10, t <sub>BC</sub> = 190 ns                                  | +       | -        | 80  |      |       |
| MCM41464A-12, tBC = 220 ns                                              |         | -        | 72  | ļ    |       |
| MCM41464A-15, t <sub>RC</sub> = 260 ns                                  |         | -        | 65  | L    |       |
| VCC Power Supply Current (Standby) (RAS = CAS = VIH)                    | ICC2    | -        | 5.0 | mA   |       |
| VCC Power Supply Current During RAS only Refresh Cycles (CAS = VIH)     | ICC3    |          |     | mA   | 2     |
| MCM41464A-10, tpc = 190 ns                                              |         | -        | 70  |      | 1     |
| MCM41464A-12, t <sub>BC</sub> = 220 ns                                  |         | -        | 62  |      |       |
| MCM41464A-15, t <sub>RC</sub> = 260 ns                                  |         | -        | 55  |      |       |
| V <sub>CC</sub> Power Supply Current During Page Mode Cycle (RAS = VIL) | ICC4    |          |     | mA   | 2     |
| MCM41464A-10, tpc = 100 ns                                              |         |          | 70  |      |       |
| MCM41464A-12, tp <sub>C</sub> = 120 ns                                  |         | -        | 55  |      |       |
| MCM41464A-15, tpc = 145 ns                                              |         |          | 50  |      | L     |
| VCC Power Supply Current During CAS Before RAS Refresh                  | ICC5    |          |     | mA   | 2     |
| MCM41464A-10, t <sub>RC</sub> = 190 ns                                  |         | -        | 70  |      |       |
| MCM41464A-12, t <sub>RC</sub> = 220 ns                                  |         | -        | 62  |      |       |
| MCM41464A-15, tRC = 260 ns                                              |         |          | 55  |      |       |
| Input Leakage Current (VSS < Vin < VCC)                                 | likg(I) | - 10     | 10  | μA   |       |
| Output Leakage Current (CAS at Logic 1, VSS < Vout < VCC)               | likg(O) | - 10     | 10  | μA   |       |
| Output High Voltage (I <sub>OH</sub> = -5 mA)                           | VOH     | 2.4      |     | V    |       |
| Output Low Voltage (IOL = 4.2 mA)                                       | VOL     | <u> </u> | 0.4 | V    |       |

# CAPACITANCE (f = 1.0 MHz, TA = 25°C, VCC = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                        |             | Symbol | Max | Unit | Notes |
|--------------------------------------------------|-------------|--------|-----|------|-------|
| Input Capacitance                                | A0-A7, D    | Cin    | 5   | pF   | 3     |
|                                                  | RAS, CAS, W |        | 7   | pF   | 3     |
| Output Capacitance (CAS = VIH to Disable Output) | Q           | Cout   | 7   | pF   | 3     |

NOTES:

1. All voltages referenced to VSS.

2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.

3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

# READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, and 5)

| <b>D</b>                                   | Symbol                   |                  | MCM41464A-10 |        | MCM41464A-12 |        | MCM41464A-15 |        | Unit | Notes |
|--------------------------------------------|--------------------------|------------------|--------------|--------|--------------|--------|--------------|--------|------|-------|
| Parameter                                  | Standard                 | Alternate        | Min          | Max    | Min          | Max    | Min          | Max    | Unit | NOTES |
| Random Read or Write Cycle Time            | TRELREL                  | tRC              | 190          | ·      | 220          | —      | 260          |        | ns   | 4, 5  |
| Read-Modify-Write Cycle Time               | TRELREL                  | tRMW             | 260          | -      | 300          | -      | 355          | _      | ns   | 4, 5  |
| Access Time from RAS                       | <sup>t</sup> RELQV       | <sup>t</sup> RAC | -            | 109    | -            | 120    | -            | 150    | ns   | 6, 7  |
| Access Time from CAS                       | <sup>t</sup> CELQV       | <sup>t</sup> CAC | -            | 50     | -            | 60     | -            | 75     | ns   | 7, 8  |
| Output Buffer and Turn-Off Delay           | tCEHOZ                   | tOFF             | 0            | 30     | 0            | 35     | 0            | 40     | ns   | 9     |
| RAS Precharge Time                         | TREHREL                  | tRP              | 80           | -      | 90           | -      | 100          | -      | ns   | -     |
| RAS Pulse Width                            | TRELREH                  | tRAS             | 100          | 10,000 | 120          | 10,000 | 150          | 10,000 | ns   | -     |
| CAS Pulse Width                            | <sup>t</sup> CELCEH      | <sup>t</sup> CAS | 50           | 10,000 | 50           | 10,000 | 75           | 10,000 | ns   | —     |
| RAS to CAS Delay Time                      | TRELCEL                  | tRCD             | 20           | 50     | 25           | 60     | 25           | 75     | ns   | 10    |
| Row Address Setup Time                     | tAVREL                   | tASR             | 0            | -      | 0            | -      | 0            |        | ns   | -     |
| Row Address Hold Time                      | <sup>t</sup> RELAX       | trah             | 10           | -      | 15           | . –    | 15           | —      | ns   | -     |
| Column Address Setup Time                  | <sup>t</sup> AVCEL       | tASC             | 0            |        | 0            | -      | 0            | -      | ns   | -     |
| Column Address Hold Time                   | <sup>t</sup> CELAX       | <sup>t</sup> CAH | 20           | -      | 25           | -      | 35           | -      | ns   | -     |
| Column Address Hold Time Referenced to RAS | <sup>t</sup> RELAX       | tAR              | 70           | -      | 85           | -      | 110          | -      | ns   | -     |
| Transition Time (Rise and Fall)            | Ч                        | tτ               | 3            | 50     | 3            | 50     | 3            | 50     | ns   | -     |
| Read Command Setup Time                    | <sup>t</sup> WHCEL       | tRCS             | 0            | -      | 0            | -      | 0            | -      | ns   | -     |
| Read Command Hold Time                     | <b><sup>t</sup>CEHWX</b> | <b>t</b> RCH     | 0            | -      | 0            | -      | 0            | -      | ns   | 11    |
| Read Command Hold Time Referenced to RAS   | TREHWX                   | <sup>t</sup> RRH | 10           | -      | 15           | _      | 20           | -      | ns   | 11    |
| Write Command Hold Time Referenced to CAS  | <sup>t</sup> CELWH       | ₩СН              | 30           |        | 35           | —      | 45           | _      | ns   | -     |
| Write Command Hold Time Referenced to RAS  | <sup>t</sup> RELWH       | twcR             | 80           | -      | 95           | -      | 120          | -      | ns   | -     |
| Write Command Pulse Width                  | <b>™LWH</b>              | twp              | 30           | _      | 35           | -      | 45           | —      | ns   | -     |
| Write Command to RAS Lead Time             | <b>tWLREH</b>            | tRWL             | 30           | -      | 35           | -      | 45           | —      | ns   | -     |
| Write Command to CAS Lead Time             | <b>tWLCEH</b>            | tCWL             | 30           | -      | 35           | -      | 45           | -      | ns   | -     |
| Data in Setup Time                         | <sup>t</sup> DVCEL       | tDS              | 0            | -      | 0            | +      | 0            | _      | ns   | 12    |
| Data in Hold Time                          | <sup>t</sup> CELDX       | <sup>t</sup> DH  | 30           | -      | 35           | -      | 45           | -      | ns   | 12    |
| Data in Hold Time Referenced to RAS        | <sup>t</sup> RELDX       | <sup>t</sup> DHR | 80           | -      | <b>9</b> 5   | _      | 120          | -      | ns   | -     |
| CAS to RAS Precharge Time                  | <sup>t</sup> CEHREL      | <sup>t</sup> CRP | 10           | _      | 10           | -      | 10           | -      | ns   | -     |
| RAS Hold Time                              | <sup>t</sup> CELREH      | tRSH             | 50           | -      | 60           | -      | 75           | _      | ns   | -     |
| Refresh Period                             | <b>t</b> RVRV            | tRFSH            | -            | 4      |              | 4      |              | 4      | ms   | -     |

(continued)

NOTES:

1. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL.

2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.

3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.

4. The specifications for tRC (min) and tRMW (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C ≤ TA ≤ 70°C) is assured.

5. AC measurements t<sub>T</sub> = 5.0 ns.

6. Assumes that tRCD≤tRCD (max).

7. Measured with a current load equivalent to 2 TTL (-200  $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at V<sub>OH</sub>=2.0 V and V<sub>OL</sub>=0.8 V.

8. Assumes that tRCD≥tRCD (max).

9. tOFF (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.

10. Operation within the tRCD (max) limit ensures that tRAC (max) can be met. tRCD (max) is specified as a reference point only; if tRCD is greater than the specified tRCD (max) limit, then access time is controlled exclusively by tCAC.

11. Either tRRH or tRCH must be satisfied for a read cycle.

 These parameters are referenced to CAS leading edge in random write cycles and to WRITE leading edge in delayed write or read-modifywrite cycles.

|                                                       | Symbol                    |                  | MCM41464A-10 |          | MCM41464A-12 |     | MCM41464A-15 |     | 11-10 | Notes  |
|-------------------------------------------------------|---------------------------|------------------|--------------|----------|--------------|-----|--------------|-----|-------|--------|
| Parameter                                             | Standard                  | Alternate        | Min          | Max      | Min          | Max | Min          | Max | Unit  | NUCLES |
| Write Command Setup Time                              | TWLCEL                    | twcs             | 0            |          | 0            | _   | 0            | -   | ns    | 13     |
| CAS to Write Delay                                    | <sup>†</sup> CELWL        | tCWD             | 85           | I – _    | 100          |     | 120          |     | ns    | 13     |
| RAS to Write Delay                                    | <sup>t</sup> RELWL        | tRWD             | 135          | <u> </u> | 160          |     | 195          | -   | ns    | 13     |
| CAS Hold Time                                         | TRELCEH                   | tCSH             | 100          | _        | 120          |     | 150          | -   | ns    | -      |
| CAS Precharge Time                                    | <sup>t</sup> CEHCEL       | <sup>t</sup> CPN | 20           | T        | 20           | l – | 25           | _   | ns    |        |
| CAS Precharge Time (Page Mode Cycle Only)             | <b><sup>t</sup>CEHCEL</b> | tCP              | 40           | _        | 50           |     | 60           | -   | ns    |        |
| Page Mode Cycle Time                                  | <sup>†</sup> CELCEL       | tPC              | 100          | -        | 120          |     | 145          |     | ns    | -      |
| G Access Time                                         | tGLOV                     | tGA              | -            | 25       |              | 30  | -            | 40  | ns    |        |
| G to Data Delay                                       | tGHDX                     | tGD              | 25           | -        | 30           | -   | 40           |     | ns    |        |
| Output Buffer Turn-off Delay Time from G              | tGHOZ                     | tGZ              | 0            | 25       | 0            | 30  | 0            | 40  | ns    | -      |
| G Command Hold Time                                   | tWLGH                     | tGH              | 25           | -        | 30           | -   | 40           | -   | ns    | -      |
| RAS Hold Time Referenced to G                         | <sup>t</sup> GLREH        | <b>tROH</b>      | 10           | -        | 10           | -   | 10           | -   | ns    | _      |
| CAS Hold Time for CAS Before RAS Refresh              | <sup>t</sup> RELCEH       | <sup>t</sup> CHR | 30           | -        | 30           | -   | 30           | -   | ns    | -      |
| CAS Setup Time for CAS Before RAS Refresh             | TRELCEL                   | <sup>t</sup> CSR | 10           | ] -      | 10           | -   | 10           |     | ns    | -      |
| CAS Precharge to CAS Active Time                      | TREHCEL                   | <sup>t</sup> RPC | 0            | -        | 0            | -   | 0            |     | ns    |        |
| CAS Precharge Time for CAS Before RAS<br>Counter Test | <sup>t</sup> CEHCEL       | <sup>t</sup> CPT | 20           | -        | 50           | -   | 60           | -   | ns    | -      |

#### AND DEAD MODIEV WRITE CVCLES (Continued) .....

NOTES:

13. tWCS, tCWD, and tRWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS≥tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if t<sub>CWD</sub>  $\geq$  t<sub>CWD</sub> (min) and t<sub>RWD</sub>  $\geq$  t<sub>RWD</sub> (min), the cycle is read-write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the date out (at access time) is indeterminate.



# **READ CYCLE**



WRITE CYCLE (EARLY WRITE)





READ-MODIFY-WRITE CYCLE





2

RAS ONLY REFRESH CYCLE (W and G are Don't Care)



2





#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The eight address pins on the device are time multiplexed with two separate 8-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of 16 address bits will decode one of the 65,536 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, other variations in addressing the RAM, the refresh modes (RAS only refresh; CAS before RAS refresh; hidden refresh), another mode called page mode allows the user to column access the 256 bits within a selected row. The refresh mode and page mode operations are described in more detail later on.

### **READ CYCLE**

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VII level. The CAS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the  $\overline{\text{CAS}}$  clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (t<sub>CAC</sub>) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the RAS clock and the

minimum ( $t_{CAS}$ ) period for the CAS clock. The RAS clock must stay inactive for the minimum ( $t_{RP}$ ) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CAS}$  and  $\overline{G}$  clocks are active; the output will switch to the three-state mode when either the  $\overline{CAS}$  or  $\overline{G}$  clock goes inactive. To perform a read cycle, the write  $(\overline{W})$  input must be held at the VIH level from the time the  $\overline{CAS}$  clock makes its active transition (tRCS) to the time when it transitions into the inactive (tRCH) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $(\overline{W})$  clock must go active (VIL level) at or before the CAS clock goes active at a minimum twCS time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the CAS clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (t\_CWL) and the row strobe to write lead time (t\_RWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at VIL level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the CAS goes low which is beyond twcs minimum time. Thus the parameters tcwL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write (W) clock can occur much later in time with respect to the active transition of the CAS clock. This time could be as long as 10 microseconds – [t<sub>RWL</sub> + t<sub>RP</sub> + 2t<sub>T</sub>].

In a late write or a ready-modify-write cycle,  $\overline{G}$  must be at the V<sub>I</sub>H level to bring the output buffers to high impedance prior to data-in being valid.

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CAS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

### **READ-MODIFY-WRITE CYCLE**

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write ( $\overline{W}$ ) clock at the V<sub>|H</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write ( $\overline{W}$ ) clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

2

# PAGE-MODE CYCLES

Page mode operation allows fast successive data operations at the 256 column locations. Page access  $(t_{CAC})$  is typically half the regular  $\overline{RAS}$  clock access  $(t_{RAC})$  on the Motorola 256K dynamic RAM. Page mode operation consists of holding the  $\overline{RAS}$  clock active while cycling the  $\overline{CAS}$  clock to access the column locations determined by the 8-bit column address field.

The page cycle is always initiated with a row address being provided and latched by the RAS clock, followed by the column address and CAS clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter CAS cycles (tpc). The CAS cycle time (tpc) consists of the CAS clock active time (t\_CAS), and CAS clock precharge time (tcp) and two transitions. In addition to read and write cycles, a read-modify-write cycle can also be performed in a page mode also. In practice, any combination of read, write and read-modify-write cycles can be performed to suit a particular application.

# **REFRESH CYCLES**

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 4 milliseconds. This is accomplished by sequentially cycling through the 256 row address locations every 4 milliseconds, (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the RAM will serve to refresh all the bits associated with the particular rows decoded.

#### **RAS-Only Refresh**

In this refresh method, the system must perform a  $\overrightarrow{RAS}$ only cycle on 256 row addresses every 4 milliseconds. The row addresses are latched in with the  $\overrightarrow{RAS}$  clock, and the associated internal row locations are refreshed. As the heading implies, the  $\overrightarrow{CAS}$  clock is not required and must be inactive or at a V<sub>IH</sub> level.

# CAS Before RAS Refresh

 $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refreshing available on the MCM41464A offers an alternate refresh method. If  $\overline{\text{CAS}}$  is held on low for the specified period (t\_CSR) before  $\overline{\text{RAS}}$  goes to low, on chip refresh control clock generators and the refresh address counter are enabled, and an internal refresh operation takes place.

After the refresh operation is performed, the refresh address counter is automatically incremented in preparation for the next CAS before RAS refresh operation.

#### **Hidden Refresh**

An optional feature of the MCM41464A is that refresh cycle may be performed while maintaining valid data at the output pin. This is referred to as Hidden Refresh. Hidden Refresh is performed by holding  $\overline{CAS}$  at V<sub>IL</sub> and taking  $\overline{RAS}$  high and after a specified precharge period (t<sub>RP</sub>), executing a  $\overline{CAS}$  before  $\overline{RAS}$  refresh cycle. (see Figure 1 below)

# CAS BEFORE RAS REFRESH COUNTER TEST

The internal refresh operation of MCM41464A can be tested by  $\overline{CAS}$  before  $\overline{RAS}$  refresh counter test. This cycle performs read/write operation taking the internal counter address as row address and the input address as column address.

The test is performed after a minimum of 8 CAS before RAS cycles as initialization cycles. The test procedure is as follows.

- 1. Write a "0" into all memory cells.
- Select any column address and read the "0"s written in step 1. Write a "1" into each cell of the selected column by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- Read the "1"s (use a normal read mode) written in step 2.
- Select the same column address as step 2, read the "1"s and write a "0" into each cell by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- Read the "0"s (use a normal read mode) written in step 4.
- 6. Repeat steps 1 through 5 using complement data.



Figure 1. Hidden Refresh Cycle

MOTOROLA MEMORY DATA

2

