#### TEXAS INSTR (UC/UP)

- High-Speed 1-μm CMOS Technology Supports System Speeds up to 33 MHz
- Fully AT-Compatible 386 Three-Chip SX, Four-Chip DX Solutions
- Only Four Additional Logic Chips Needed
- Major Features Programmable Through Software
- TACT83442 Memory Control Unit (MCU)
  - Cascadable up to Eight Devices
  - Address Range of up to 32M Byte Per Device, 256M Byte Fully Cascaded
  - Supports 256K-, 1M-, and 4M-Bit DRAMs in Normal, Page, Word-Interleave, and Page Block-Interleave Modes
  - Programmable DRAM Timing Parameters
  - Supports up to Two Memory Banks for 32-Bit Systems and Four Banks for 16-Bit Systems
  - Can Directly Drive up to 36 DRAM Devices
  - Shadow RAM Available Between 0C 0000h and 0F FFFFh
  - Contains Global Page Mapping RAM Allowing Remap of
    - 64K-Byte Memory Blocks Above 1M Byte
    - 16K-Byte Memory Blocks Below 1M Byte

- TACT83443 AT Bus Interface Unit (ATU)
  - Internal Clock Switching Between Two Independent Frequencies Controlled by Software

SIIT 🖬 804 2348600 21112

1-52-33-05

TACT83000 AT CHIP SET

D3612 AUGUST 1990

- Asynchronous AT Bus Interface With Write Buffer Option
- Full AT Direct-Drive Capability
- Extended Direct Memory Access Mode for 32-Bit Operation
- Fast CPU Reset and A20GATE Modification
- Numeric Processor Interface for 387SX, 387DX, and Weitek 3167
- Integrates All Essential AT Peripherals
- Real Time Clock With 128-Byte CMOS RAM
- TACT83441 Data Path Unit (DPU)
  - 8- and 16-Bit Data Bus Sizing
  - Data Path Cascadable to 32 Bits
  - Write Buffer Capability for AT Bus Access
  - Supports Posted Write Operations From Cache Controller
  - Parity Generation and Checking Logic

#### description

The Texas Instruments TACT83000 AT Chip Set is designed for cached and noncached 386<sup>™</sup>-based PC-AT<sup>™</sup> compatible systems running at speeds up to 33 MHz. Manufactured with high-speed 1-µm CMOS EPIC<sup>™</sup> technology, the chip set is functionally partitioned into three devices: the TACT83443 AT Bus Interface Unit (ATU), the TACT83442 Memory Control Unit (MCU), and the TACT83441 Data Path Unit (DPU). The ATU is packaged in a 208-lead plastic quad flatpack (QFP), while the MCU and DPU are packaged in 100-lead plastic QFPs.

53E D

•

These three chips, along with four other logic chips, comprise all the logic necessary for a fully compatible 16-bit 386SX-based system. Since one DPU provides a 16-bit data path, a 32-bit 386DX-based system requires an additional DPU.

With software-controlled configuration registers on board the ATU and MCU, the chip set supports a wide variety of PC system configurations. For complete programming details, see the *TACT83000 AT Chip Set User's Guide*, literature number SRZU001.

PC-AT is a trademark of International Business Machines. 386 and 387 are trademarks of Intel Corporation. EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warrenty. Production processing does not necessarily include testing of all parameters.



### TACT83000 AT CHIP SET

#### TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088624 344 🔳 TII2

functional block diagram – 386DX cache-based system



† Optional

#### architecture

In a 386 cache-based system, the TACT83000 chip set architecture uses three tiers of buses. From the system core outward, these buses are the local or CPU bus, the extended local (EL) bus, and the AT bus. The architecture also provides an 8-bit peripheral bus, the XD bus, which operates with AT bus timing. The three-tiered bus structure used by the TACT83000 in a cache-based system can be seen in the functional block diagram.



T-52-33-05

**TACT83000** 

AT CHIP SET

## TEXAS INSTR (UC/UP)

## 53E D 🔳 8961722 0088625 280 🖿 TII2

The EL bus includes both data (ED) and address (EA) lines. CPU addresses sent out on the EA lines are mapped to physical memory addresses (MA) by the MCU. The AT bus includes system address (SA) and latched address (LA) lines, as well as system data (SD). Control lines are also included in the buses, though they are not listed separately in the block diagram. All data traffic between the buses is controlled by the DPU(s), which contain(s) logic for bus sizing and conversion, as well as for parity generation and checking.

The TACT83000 chip set supports the 82385 (or compatible) cache controller, providing control of external address buffers and data transceivers in the DPU between the CPU local bus and EL bus. In a cache-based system, the interface between the CPU local bus and the EL bus is controlled by the cache controller. In a noncached system, the EL bus essentially becomes the CPU bus.

The ATU, situated between the EL bus and the AT system bus, provides the interface, timing, and command control for both buses, as well as direct 24-mA drive capability for the I/O channel. The ATU also contains essential AT system board peripherals.

The MCU, located on the EL bus, controls system memory interface. The MCU is a programmable DRAM controller that has extensive memory mapping capability. It can function in several DRAM modes selectable through its configuration registers.

#### extended local (EL) bus

The EL bus is a buffered CPU bus with additional parity lines and control signals for EL bus accesses. These control signals, local access with parity ( $\overline{LAP}$ ) and local access with no parity ( $\overline{LANP}$ ), are required of all devices on the EL bus and gated to the ATU to indicate that the current cycle is an EL bus access.

In many systems, performance can be greatly improved by placing high-speed I/O peripheral devices on the EL bus instead of on the AT bus. These devices can then operate at CPU speed, rather than at the 8-MHz limit of the AT bus. Typical examples of such peripherals are SCSI disk controllers, LAN adapters, and display subsystems. A peripheral placed on the EL bus must generate LAP/LANP when it is accessed in order to let the system controller know that the bus cycle belongs to that device on the EL bus. Otherwise, the cycle will be either passed on to the AT bus or terminated by a ready signal from the system controller.

The EL bus directly supports the data bus width of the attached processor. Bus sizing must be accomplished through the byte enable bits ( $\overline{BE3} - \overline{BE0}$ ) and the DPU(s).

In a minimum system without a cache controller, the EL bus is identical to the CPU bus with respect to address and control. For example, the CPU address line A10 will be directly connected to the MCU EA10 address line. Note, however, that the EL data bus (ED0-EDxx) is always the output data from the DPU; it is the CPU data bus buffered via the DPU and is, therefore, the same in either a cached or noncached system.

#### chip set configuration

All programmable functions and page map entries for the ATU and MCU are accessed through an index/data register pair, minimizing the size of CPU I/O space necessary for configuration. The index register is a pointer to the actual configuration register/map entry location, and the data register is the port used to access the location pointed to by the index register. Once the desired index value is set by writing to the index register, reading from or writing to the data register will retrieve or update the value in the configuration register/page map entry addressed by the index register. A read or write of either register involves a single 16-bit data access.

By default, the data register is located at I/O address 0024h and the index register at 0026h. However, the register pair may be relocated after power-up to any unused I/O address between 0000h and FFFFh by resetting the configuration register I/O base address for the device (index = 0XFF). In a 32-bit system, the data register address must be at a double-word boundary.

For details regarding programming the configuration registers, see the TACT83000 AT Chip Set User's Guide.



## TEXAS INSTR (UC/UP)

#### 53E D 🔳 8961722 0088626 117 🖿 TII2

#### internal I/O buffers

To ensure both AT compatibility and flexible system configurations, the TACT83000 chip set uses a variety of input and output buffers internally. These buffers are listed, along with the pin descriptions for each device, in the device Terminal Function Table. Figure 1 details the convention used to describe each type of I/O buffer.



<sup>†</sup> Bidirectional buffers operate at non-Schmitt-triggered TTL Input levels.

#### Figure 1. Buffer Naming Convention



T-52-33-05

## TEXAS INSTR (UC/UP)

#### 53E D 🗰 8961722 0088627 053 🖬 TII2

## TACT83443 AT Bus Interface Unit (ATU)

The ATU supports three types of functions: system bus interfacing, timing between buses, and standard AT peripherals. During a DMA cycle or a master cycle for an AT bus device, the ATU asserts control over the EL bus. At all other times, it is a slave to the EL bus master. This master is normally the cache controller in a cache-based system; however, there may be other EL bus masters as well.

#### interfacing system address and control buses

The ATU provides the interface, command translation, and timing control among the CPU/EL bus, AT bus, and system support peripherals. It manages two separate command/control buses – the AT bus and the EL bus. The signals from these two buses are inputs to two internal control blocks.

The AT control block monitors inbound CPU/EL signals and encodes those into corresponding AT bus signals. The EL control block monitors inbound AT bus signals and decodes those into CPU/EL signals. There is also a common support peripheral block, address management block, data control block, and configuration register space shared by the AT and EL control blocks.

#### timing between system buses

System oscillators are fed into the ATU, which in turn divides them to generate the appropriate system clocks for both the EL and AT buses. In addition to providing the clocks as outputs, the ATU uses the clocks for timing control and synchronization. The ATU also manages the generation of system reset and drives AT bus refresh timing.

The AT bus interface works either synchronously or asynchronously in both directions. All timing parameters, including control of the clock dividers, are defined by software.

#### AT peripherals

The ATU contains the following standard AT system board peripherals:

- Two 8237A-compatible direct memory access (DMA) controllers with SN74LS612-compatible page registers
- Two 8259-compatible interrupt controllers
- 8254-compatible timer/counter
- 146818-compatible real-time clock (RTC) with on-board oscillator
- Port B and nonmaskable interrupt (NMI) logic

All of these peripherals are fully AT-compatible functions. The DMA and NMI functions and the static RAM offer additional features. The DMA controller supports full 32-bit DMAs for EL bus devices, including support of an EL cascade or AT master mode. The NMI extensions provide for generation of NMI due to a READY timeout and improved NMI status reporting. The configuration static RAM provided with the RTC registers is 128 bytes in length and can be backed up by a battery.

Because the EL and AT buses share the standard peripheral block, these peripherals are available to both buses. For I/O addressing, the ATU peripherals and keyboard controller are placed on the XD bus, the only data bus that is routed into the ATU. Any additional devices (system ROMs) placed on the XD bus must drive XDSEL.

In addition to its extensive control and timing management for the major system buses, the ATU also provides interfaces for or supports several other system devices or functions. For example, an interface is available for a numeric coprocessor. This interface is monitored by the ATU and is used to provide the coprocessor's status to the CPU. A keyboard processor interface, AT bus refresh control logic, programmable chip select options, and AT write buffer control are also available.



# 53E D 📟 8961722 0088628 T9T 📟 TII2

#### ATU terminal assignments

TEXAS INSTR (UC/UP)

T-52-33-05

The ATU is packaged in a 208-lead QFP. The ATU Terminal Functions Table gives a description of each terminal. See Figure 1 for details of the I/O buffer types.



NU-Nonusable, make no external connection. These are reserved for future use.



TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088629 926 🔳 TII2

#### **ATU Terminal Descriptions**

T-52-33-05

| TERMI                       | NAL     | 1/0 | BUFFER | DESODIPTION                                                                                                                                                                                               |  |  |  |
|-----------------------------|---------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                        | NO.     | 1/0 | TYPE   | DESCRIPTION                                                                                                                                                                                               |  |  |  |
| CPU Signals                 |         | d   | I      |                                                                                                                                                                                                           |  |  |  |
| ADS                         | 44      | 1/0 | 3S10PU | Address status control                                                                                                                                                                                    |  |  |  |
| BUSY                        | 30      | 0   | PP6    | Numeric coprocessor busy                                                                                                                                                                                  |  |  |  |
| CLK2                        | 36      | 0   | PP24   | CPU Clock. This is the basic CPU clock. On power-up, the default source is CLKIN0.                                                                                                                        |  |  |  |
| CLK2IN                      | 39      |     | CMOS   | CLK2 Input. Feedback of the CLK2 signal. This input is required verify that the CPU clock and the internal AT unit clock have the san delay. It should be sourced after any clock distribution buffering. |  |  |  |
| CPURST                      | 31      | 0   | PP16   | CPU Reset. Active during power-on reset, shutdown, and keyboar<br>reset. The keyboard reset is generated internally to the ATU b<br>intercepting the keyboard controller reset command.                   |  |  |  |
| D/C                         | 33      | 1/0 | 3S10PU | Data/Code control                                                                                                                                                                                         |  |  |  |
| ERROR                       | 29      | 0   | PP6    | Coprocessor error                                                                                                                                                                                         |  |  |  |
| HOLD                        | 45      | 0   | PP10   | Hold request input to CPU                                                                                                                                                                                 |  |  |  |
| HOLDA                       | 46      | 1   | TTL-S  | Hold acknowledge output from CPU                                                                                                                                                                          |  |  |  |
| INTR                        | 26      | 0   | PP6    | Interrupt request output to CPU                                                                                                                                                                           |  |  |  |
| M/IO                        | 34      | 1/0 | 3S10PU | Memory/IO control                                                                                                                                                                                         |  |  |  |
| NMI                         | 28      | 0   | PP6    | Nonmaskable Interrupt output to CPU                                                                                                                                                                       |  |  |  |
| PEREQ                       | 27      | 0   | PP6    | Numeric processor request                                                                                                                                                                                 |  |  |  |
| READY                       | 49      |     | TTL-S  | Ready input. Same signal as CPU or EREADY.                                                                                                                                                                |  |  |  |
| READYO                      | 47      | 0   | PP10   | Ready out control. This ready output is ORed with the other EL bus READY signals.                                                                                                                         |  |  |  |
| W/R                         | 32      | 1/0 | 3S10PU | Write/Read control                                                                                                                                                                                        |  |  |  |
| EL Bus Signals <sup>†</sup> |         | 1   | 1      | •                                                                                                                                                                                                         |  |  |  |
| BEO                         | 43      | 1/0 | 3S10PU | Byte enable 0. Used with the 386 to enable data bits 0–7. The 386SX uses the signal BLE (Byte Low Enable).                                                                                                |  |  |  |
| BE1                         | 42      | 1/0 | 3S10PU | Byte enable 1. Used with the 386 to enable data bits 8–15. The 386SX uses the signal BHE (Byte High Enable).                                                                                              |  |  |  |
| BE2                         | 41      | 1/0 | 3S10PU | Byte enable 2. Used with the 386 to enable data bits 16–23. The 386SX uses the CPU address line A1.                                                                                                       |  |  |  |
| BE3                         | 40      | I/O | 3S10PU | Byte enable 3. Used with the 386 to enable data bits 24–32. Tied high on 386SX systems.                                                                                                                   |  |  |  |
| EA2-EA4                     | 24-22   | 1/0 | 3S10PU | EL bus address bits 231                                                                                                                                                                                   |  |  |  |
| EA5-EA14                    | 2011    |     |        |                                                                                                                                                                                                           |  |  |  |
| EA15-EA18                   | 9–6     |     |        |                                                                                                                                                                                                           |  |  |  |
| EA19-EA22                   | 4–1     |     |        |                                                                                                                                                                                                           |  |  |  |
| EA23-EA26                   | 208-205 |     |        |                                                                                                                                                                                                           |  |  |  |
| EA27-EA31                   | 203-199 |     |        | El buo ropot. Activo only during neuros en report                                                                                                                                                         |  |  |  |
| ERESET                      | 194     | 0   | PP16   | EL bus reset. Active only during power-on reset.                                                                                                                                                          |  |  |  |
|                             | 195     |     | TTL-S  | Local access with no parity                                                                                                                                                                               |  |  |  |
|                             | 196     |     | TTL-S  | Local access with parity                                                                                                                                                                                  |  |  |  |
| LW/R                        | 189     | 0   | PP10   | Latched W/ $\overline{R}$ . This is the latched CPU or EL bus W/ $\overline{R}$ signal.                                                                                                                   |  |  |  |
| PCLK                        | 191     | 0   | PP16   | CPU phase clock. High during processor phase 2.                                                                                                                                                           |  |  |  |

<sup>†</sup> In a minimum system configuration without cache and address buffers, some EL signals can be connected directly to the CPU. For example, in this case, EA10 is identical to A10 from the CPU.

TEXAS INSTR (UC/UP)

#### 53E D 🔳 8961722 0088630 648 🖿 TII2

**ATU Terminal Descriptions (continued)** 

| TERMI            | NAL            |                   | BUFFER  | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                     |  |  |
|------------------|----------------|-------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO.            | I/O               | TYPE    | DESCRIPTION                                                                                                                                                                                                               |  |  |
| SEL32            | 59             | L 386SX Operation |         |                                                                                                                                                                                                                           |  |  |
| TBUS             | 190            | 0                 | PP10    | CPU or EL bus state signal indicating T2/T2P. Active high.                                                                                                                                                                |  |  |
| Numeric Process  | or Interface S | ignals            |         | , , , , , , , , , , , , , , , , , , ,                                                                                                                                                                                     |  |  |
| IRQ13X 50 I      |                |                   | TTLPD-S | Interrupt request 13. This signal is ORed internally with the output from the ATU numeric processor error logic to generate IRQ13 if a processor other than the 387 is used.                                              |  |  |
| NPBUSY           | 52             | I                 | TTLPU-S | Numeric processor busy. This active low numeric processor output signal is used for generating a BUSY signal for the CPU.                                                                                                 |  |  |
| NPERR            | 51             | I                 | TTLPU-S | S Numeric processor error. If the numeric processor sets this signa<br>an unmasked error condition has been detected. In this case<br>NPBUSY signal is latched, and a numeric processor interrupt s<br>will be generated. |  |  |
| NPPEREQ          | 53             | 1                 | TTLPD-S | Numeric processor extension request input.                                                                                                                                                                                |  |  |
| NPRST            | 54             | 0                 | PP16    | Numeric processor reset. A high level on this signal generates a reset<br>for the numeric processor. Either a write to I/O address 00F1h or a<br>system reset will activate this signal.                                  |  |  |
| DPU/Cache Interf | ace Signals    | _ <b>I</b>        |         |                                                                                                                                                                                                                           |  |  |
| ATLATCH          | 182            | 0                 | PP6     | AT bus buffer latch control                                                                                                                                                                                               |  |  |
| DOE              | 188            | 0                 | PP6     | Data output enable. This signal controls the CPU bus transceiver on the DPU if no cache controller is present.                                                                                                            |  |  |
| DPUS1            | 186            | 0                 | PP6     | DPU source select 1                                                                                                                                                                                                       |  |  |
| DPUS2            | 185            | 0                 | PP6     | DPU source select 2                                                                                                                                                                                                       |  |  |
| DPUS3            | 184            | 0                 | PP6     | DPU source select 3 (conversion signal)                                                                                                                                                                                   |  |  |
| FLUSH            | 197            | 0                 | PP6     | Reset cache controller contents. This signal is set active by writing a 1 to the FPC bit of the ATU miscellaneous control register and cleared by writing 0.                                                              |  |  |
| МРСКНН           | 178            | 1                 | CMOS    | Memory parity check high word high byte                                                                                                                                                                                   |  |  |
| MPCKHL           | 179            | 1                 | CMOS    | Memory parity check high word low byte                                                                                                                                                                                    |  |  |
| MPCKLH           | 180            | 1                 | CMOS    | Memory parity check low word high byte                                                                                                                                                                                    |  |  |
| MPCKLL           | 181            | 1                 | CMOS    | Memory parity check low word low byte                                                                                                                                                                                     |  |  |
| SATB             | 187            | 0                 | PP6     | Source/destination control of the AT bus Buffer                                                                                                                                                                           |  |  |
| AT Bus Signals   |                |                   |         |                                                                                                                                                                                                                           |  |  |
| AEN              | 157            | 0                 | PP24    | Address enable. This signal is used to disable other address driver de-<br>vices from the AT bus. When this line is active, the DMA controller has<br>control of the address data bus and read/write lines.               |  |  |
| ATCLK            | 177            | 0                 | PP10    | AT bus clock output. Output of the internal clock divider for the AT bus state machine. This clock is used for generating the independent AT bus timing. The power-on default source is CLKIN0/4.                         |  |  |
| BALE             | 140            | 0                 | PP24    | Buffered address latch enable. During a HOLD cycle (HOLDA=1), this signal is driven high.                                                                                                                                 |  |  |



TEXAS INSTR (UC/UP)

## 53E D 🔳 8961722 0088631 584 🔳 TII2

**ATU Terminal Descriptions (continued)** 

T-52-33-05

|                                                | ATO Terminal Descriptions (continued) |            |        |                                                                                                                                                                                                                                                                            |  |  |  |
|------------------------------------------------|---------------------------------------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TERMINA                                        |                                       | I/O BUFFEF |        | DESCRIPTION                                                                                                                                                                                                                                                                |  |  |  |
| NAME                                           | NO.                                   |            | TYPE   |                                                                                                                                                                                                                                                                            |  |  |  |
| DACK0-DACK3<br>DACK5-DACK7                     | 156–153<br>152–150                    | 0          | PP6    | DMA request acknowledge                                                                                                                                                                                                                                                    |  |  |  |
| DREQ0-DREQ3<br>DREQ5-DREQ7                     | 166–163<br>162–160                    | I          | TTL-S  | DMA request. These signals are asynchronous channel requests that<br>are prioritized. DREQ0 has the highest priority; DREQ7 has the<br>lowest. DREQ0–DREQ3 will perform 8-bit DMA transfers and<br>DREQ4–DREQ7 will perform 16-bit DMA transfers.                          |  |  |  |
| IOCHCK                                         | 98                                    |            | TTL-S  | I/O channel check. This signal is used by devices on the I/O channel<br>to indicate an uncorrectable error, such as a parity error. An NMI will<br>be generated if NMI is enabled in Port B/NMI logic.                                                                     |  |  |  |
| IOCHRDY                                        | 134                                   | 1/0        | OD24   | I/O channel ready. The ATU does not complete the current cycle as<br>long as IOCHRDY is low. This signal is used by AT bus cards to extend<br>the number of wait states beyond the set default values.                                                                     |  |  |  |
| IOCS16                                         | 97                                    | 1          | TTL-S  | I/O chip select 16. If $\overline{\text{IOCS16}}$ goes active low during an AT bus I/O cycle, the ATU disables the 16-to-8-bit conversion logic and sets the default wait states for 16-bit I/O transfer; otherwise, the ATU generates two 8-bit I/O cycles on the AT bus. |  |  |  |
| IOR                                            | 135                                   | 1/0        | 3S24PU | I/O read. During AT master and DMA cascade modes, outputs are in 3-state.                                                                                                                                                                                                  |  |  |  |
| IOW                                            | 136                                   | 1/0        | 3S24PU | I/O write. During AT master and DMA cascade modes, outputs are in 3-state.                                                                                                                                                                                                 |  |  |  |
| IRQ1<br>IRQ3–IRQ7<br>IRQ9–IRQ12<br>IRQ14–IRQ15 | 82<br>83–87<br>89–92<br>93–94         | I          | TTL-S  | Interrupt request. Available for AT bus devices                                                                                                                                                                                                                            |  |  |  |
| LA17–LA19<br>LA20–LA23                         | 141–143<br>145–148                    | 1/0        | 3524   | Latchable address. These address bits are inputs when MASTER is<br>low and HOLDA is high, indicating an external bus master cycle; they<br>are outputs otherwise.                                                                                                          |  |  |  |
| MASTER                                         | 100                                   | 1          | TTL-S  | Master request input                                                                                                                                                                                                                                                       |  |  |  |
| MEMCS16                                        | 96                                    |            | TTL-S  | Memory chip select 16. If MEMCS16 goes active low during an AT bus memory cycle, the ATU disables the 16-to-8-bit conversion logic and activates the default wait state logic for a 16-bit transfer; otherwise, the ATU generates two 8-bit memory cycles on the AT bus.   |  |  |  |
| MEMR                                           | 137                                   | 1/0        | 3S24PU | Memory read bus. During AT master and DMA cascade modes, outputs are in 3-state.                                                                                                                                                                                           |  |  |  |
| MEMW                                           | 138                                   | 1/0        | 3S24PU | Memory write bus. During AT master and DMA cascade modes, outputs are in 3-state.                                                                                                                                                                                          |  |  |  |
| REFRESH                                        | 106                                   | 1/0        | OD24   | AT bus refresh                                                                                                                                                                                                                                                             |  |  |  |
| RESET DRV                                      | 102                                   | 0          | PP24   | Reset drive. This line is used to reset or initialize system logic on the AT bus. This signal is active during power-on and if the RPC bit in the ATU miscellaneous control register is set.                                                                               |  |  |  |
| SA0-SA4<br>SA5-SA9<br>SA10-SA15<br>SA16        | 109–113<br>115–119<br>121–126<br>128  | I/O        | 3S24   | System address lines 0–16. Latched by BALE. During AT master and DMA cascade modes, outputs are in 3-state.                                                                                                                                                                |  |  |  |
| SA17-SA19                                      | 129–131                               | 0          | 3S24   | System address lines 17-19                                                                                                                                                                                                                                                 |  |  |  |
| SBHE                                           | 107                                   | 1/0        | 3S24   | System byte high enable                                                                                                                                                                                                                                                    |  |  |  |
| L                                              |                                       | <u> </u>   | L      |                                                                                                                                                                                                                                                                            |  |  |  |



TEXAS INSTR (UC/UP)

# 53E D 🖿 8961722 0088632 410 🖿 TII2

## ATU Terminal Descriptions (continued)

| TERMI             | NAL |     | BUFFER | DECODIDEION                                                                                                                                                                                                                                                                                                 |  |  |  |
|-------------------|-----|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME              | NO. | I/O | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                 |  |  |  |
| SMEMR             | 104 | 0   | 3S24PU | System memory read. This signal is similar to the MEMR signal, but is only active in the first 1M byte address range.                                                                                                                                                                                       |  |  |  |
| SMEMW             | 103 | 0   | 3S24PU | System memory write. This signal is similar to the MEMW signal, but is only active in the first 1M byte address range.                                                                                                                                                                                      |  |  |  |
| SYSCLK            | 105 | 0   | PP24   | AT bus system clock. This clock is half of the ATCLK frequency and is inactive until the first CPU access after reset.                                                                                                                                                                                      |  |  |  |
| тс                | 158 | 0   | PP24   | Terminal count. During DMA service, a high level indicates to completion of the requested number of transfers.                                                                                                                                                                                              |  |  |  |
| ōws               | 99  | l   | TTL-S  | Zero-wait state. AT bus cards can use this input to shorten the currer bus cycle. After OWS goes low, the ATU will synchronously finish th cycle.                                                                                                                                                           |  |  |  |
| Peripheral Signal | 's  |     |        |                                                                                                                                                                                                                                                                                                             |  |  |  |
| A20GATE           | 74  | I   | TTL-S  | A20 gate input. Sourced by the keyboard and input to A20 gate out control logic.                                                                                                                                                                                                                            |  |  |  |
| A20GOUT           | 193 | 0   | PP6    | A20 gate output. Combination of keyboard controller, A20 gate, and gate output control bit of miscellaneous control register. A low level on this input will hold the A20 line low; otherwise, the A20 line is identical to the CPU A20 line.                                                               |  |  |  |
| BATT              | 63  | I   |        | Real-time clock power supply input. This terminal should be connected to battery circuit. This terminal is at $V_{CC}$ level during powered operations and battery voltage is applied to it during a powered-down condition.                                                                                |  |  |  |
| KEYBCS            | 73  | 0   | PP6    | Keyboard controller chip select. Normally, the ATU generates chip select signals for I/O addresses 60h and 64h. However, when F0, F2, F4, F6, F8, FA, or FCh is written as data to I/O address 64h, both CPURST and KEYBCS are generated. When FEh is written to I/O address 64h, only CPURST is generated. |  |  |  |
| OSC_1             | 76  | I   | TTL    | Oscillator clock input. This is the 14.31818-MHz clock, which is not synchronous to the AT-system clock (SYSCLK); an external oscillator is required.                                                                                                                                                       |  |  |  |
| OSC_12            | 71  | 0   | PP6    | Oscillator clock output. Provides 1.193-MHz frequency for a PC-AT-compatible design, which is used internally for the timers and by the MCU for refresh and $\overline{RAS}$ pulse width timing.                                                                                                            |  |  |  |
| PCS1              | 68  | 0   | OD6    | Programmable chip select 1. Programmable through index address = 0809.                                                                                                                                                                                                                                      |  |  |  |
| PCS2              | 67  | 0   | OD6    | Programmable chip select 2. Programmable through index address = 080A.                                                                                                                                                                                                                                      |  |  |  |
| PCS3              | 66  | 0   | OD6    | Programmable chip select 3. Programmable through index address = 080B.                                                                                                                                                                                                                                      |  |  |  |
| RTCRES            | 64  | 1   | CMOS-S | Real-time clock reset. This signal resets the real time clock after a battery power-up.                                                                                                                                                                                                                     |  |  |  |
| RTCRTN            | 60  |     |        | Real-time clock oscillator ground terminal. This terminal provides ground return for the 32.768-kHz crystal timing capacitor to the onboard oscillator circuit.                                                                                                                                             |  |  |  |
| RTCSQW            | 65  | 0   | PP2    | Real-time clock square-wave output. This signal is enabled through the RTC configuration registers.                                                                                                                                                                                                         |  |  |  |



TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088633 357 🖬 TII2

## **ATU Terminal Descriptions (continued)**

T-52-33-05

|                   |             |     | Terminar | Descriptions (continued)                                                                                                                                                                                                                         |  |  |
|-------------------|-------------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TERMIN            | NAL         |     | BUFFER   |                                                                                                                                                                                                                                                  |  |  |
| NAME              | NO.         | I/O | TYPE     | DESCRIPTION                                                                                                                                                                                                                                      |  |  |
| RTCXIN            | 61          | 1   |          | Real-time clock oscillator input. This signal connects to a 32.768-kHz                                                                                                                                                                           |  |  |
|                   |             |     |          | crystal or can be used as a frequency input pin. It is powered by battery.                                                                                                                                                                       |  |  |
| RTCXOUT           | 62          | 0   |          | Real-time clock oscillator output. This is the second terminal for the                                                                                                                                                                           |  |  |
|                   |             |     |          | 32.768 kHz crystal. It is powered by battery.                                                                                                                                                                                                    |  |  |
| SPEAKER           | 72          | 0   | PP6      | Speaker output. This is an ANDed output of data bit 1 of port B (I/<br>address 0061h) and the OUT2 output of the timer. For driving the<br>speaker, an open collector TTL buffer or a transistor with a base<br>resistor is necessary.           |  |  |
| XD0-XD7           | 175–168     | I/O | 3S6      | I/O Data lines 0–7 for the peripheral bus                                                                                                                                                                                                        |  |  |
| XDSEL             | 77          |     | TTL-S    | XD bus select. Driven by XD bus devices to indicate XD bus trans                                                                                                                                                                                 |  |  |
| Miscellaneous Sig | gnals       |     |          |                                                                                                                                                                                                                                                  |  |  |
| CLKINO            | 56          |     | CMOS     | Clock Input 0. One of the two oscillator inputs.                                                                                                                                                                                                 |  |  |
| CLKIN1            | 58          | 1   | CMOS     | Clock Input 1. One of the two oscillator inputs.                                                                                                                                                                                                 |  |  |
| CPUSTEN           | 55          | I   | TTL.     | CPU self-test enable. When active high (pulled up), the ATU will drive $\overline{\text{BUSY}}$ low during power-on reset and hold it low for 10 $\overline{\text{CLK2}}$ states following the negation of reset, indicating an 80386 self-test. |  |  |
| PWRGOOD           | 69          | I   | CMOS     | Power good. Power supply generates this signal, which is used as a general reset input.                                                                                                                                                          |  |  |
| NU                | 78 - 81     |     |          | Nonusable, make no external connection. Reserved for future use.                                                                                                                                                                                 |  |  |
| Power Terminals   |             |     |          |                                                                                                                                                                                                                                                  |  |  |
| GND               | 10, 25, 37, | 1   |          | Ground                                                                                                                                                                                                                                           |  |  |
|                   | 38, 57, 75, |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 95, 108,    |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 120, 132,   |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 133, 144,   |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 159, 176,   |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 192, 204    |     |          |                                                                                                                                                                                                                                                  |  |  |
| V <sub>CC</sub>   | 5, 21, 35,  |     |          | Supply voltage                                                                                                                                                                                                                                   |  |  |
|                   | 48, 70, 88, |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 101, 114,   |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 127, 139,   |     |          |                                                                                                                                                                                                                                                  |  |  |
|                   | 149,167,    |     |          |                                                                                                                                                                                                                                                  |  |  |
| L                 | 183, 198    |     |          |                                                                                                                                                                                                                                                  |  |  |



## TACT83441 DATA PATH UNIT (DPU)

#### TEXAS INSTR (UC/UP)

#### 53E D 🗰 8961722 0088634 293 🎟 TII2

T-52-33-05

#### TACT83441 Data Path Unit (DPU)

The DPU provides data routing for all system data traffic. The data routing is provided by two sections of the DPU: the CPU and EL data buses (the D/ED data lines) and the AT data bus (the SD/XD data lines). For both read and write operations, data between these two sections is transferred through an AT bus buffer latch. An AT write buffer controlled by the ATU is also provided on the DPU. In addition, the DPU contains bus sizing and conversion logic for 8-bit and 16-bit AT bus accesses, and parity generation and checking logic.

#### **DPU terminal assignments**

The DPU is packaged in a 100-terminal QFP. The DPU Terminal Function Table gives a description of each terminal. See Figure 1 for details of the I/O buffer types.



Top View

NU – Nonusable, make no external connection. These are reserved for future use.



## TACT83441 DATA PATH UNIT (DPU)

(UC/UP) TEXAS INSTR (UC/UP)

53E D 🔳 8961255 0088635 151 🔳 115

#### **DPU Terminal Functions**

T-52-33-05

| TERM                                                   | INAL                                                                  | I/O | BUFFER  | DESCRIPTION                                                                                                                                                                           |  |  |  |
|--------------------------------------------------------|-----------------------------------------------------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                                                   | NO.                                                                   | 1/0 | TYPE    | DESCRIPTION                                                                                                                                                                           |  |  |  |
| DPU Control Sigr                                       | nals                                                                  |     |         | f                                                                                                                                                                                     |  |  |  |
| ATLATCH                                                | 42                                                                    | I   | CMOS    | AT read/write buffer latch control. Data is latched in the AT read/write buffer on the rising edge of this input.                                                                     |  |  |  |
| BT/R                                                   | 38                                                                    | ł   | TTL     | Bus transmit/receive. CPU D bus transceiver direction control. This signal is sourced by the cache controller or connects to the ATU LW/ $\overline{R}$ signal in a non-cache system. |  |  |  |
| CLKSEL                                                 | 34                                                                    | I   | CMOS    | Clock select input. Used for inverting the CLK2 input.<br>L 386DX or 386SX<br>H Reserved                                                                                              |  |  |  |
| DOE                                                    | 37                                                                    | I   | TTL     | Data output enable control. CPUD bus transceiver output control. This signal is sourced either by the cache controller or, in a non-cached system, by the ATU.                        |  |  |  |
| DPUS1                                                  | 43                                                                    | 1   | CMOS    | AT bus source select bit 1                                                                                                                                                            |  |  |  |
| DPUS2                                                  | 44                                                                    | 1   | CMOS    | AT bus source select bit 2                                                                                                                                                            |  |  |  |
| DPUS3                                                  | 45                                                                    | 1   | CMOS    | AT bus conversion control                                                                                                                                                             |  |  |  |
| ELWBEN                                                 | 35                                                                    | I   | CMOS    | EL bus write buffer enable<br>L Disable write buffer<br>H Enable write buffer                                                                                                         |  |  |  |
| LW/R                                                   | 46                                                                    | I   | CMOS    | Latched write/read signal from ATU                                                                                                                                                    |  |  |  |
| МРСКН                                                  | 47                                                                    | 0   | PP6     | Latched parity high byte status                                                                                                                                                       |  |  |  |
| MPCKL                                                  | 48                                                                    | 0   | PP6     | Latched parity low byte status                                                                                                                                                        |  |  |  |
| SATB                                                   | 40                                                                    | 1   | CMOS    | CPU/EL bus source/destination control for the AT bus buffer                                                                                                                           |  |  |  |
| SELDPU                                                 | 50                                                                    | Į   | CMOS    | DPU word select<br>L Low word (D15-0) in a 16-bit or 32-bit system<br>H High word (D31-16) in a 32-bit system                                                                         |  |  |  |
|                                                        |                                                                       |     |         | Note: SA1 must also be tied low in a 16-bit system.                                                                                                                                   |  |  |  |
| WBCLK                                                  | 36                                                                    |     | TTL     | Write buffer clock. Latch signal for cache controller posted write opera-<br>tions. Write data is latched on the rising edge of WBCLK.                                                |  |  |  |
| Data Signals                                           |                                                                       |     |         |                                                                                                                                                                                       |  |  |  |
| D0D2<br>D3D5<br>D6D8<br>D9D12                          | 30, 27, 25,<br>22, 20, 18,<br>15, 12, 9,<br>7, 4, 1, 99,              | I/O | 3S16PU  | CPU data lines 0–15                                                                                                                                                                   |  |  |  |
| D13D15                                                 | 96, 94, 92                                                            |     |         |                                                                                                                                                                                       |  |  |  |
| ED0-ED2<br>ED3-ED5<br>ED6-ED8<br>ED9-ED11<br>ED12-ED14 | 28, 26, 24,<br>21, 19, 17,<br>13, 11, 8,<br>5, 2, 100,<br>97, 95, 93, | I/O | 3S16PU  | EL bus data lines 0–15                                                                                                                                                                |  |  |  |
| ED15                                                   | 90                                                                    |     | 0040011 | El hue nevitu hit fer the law hute                                                                                                                                                    |  |  |  |
| MDPL                                                   | 10                                                                    | I/O | 3S16PU  | EL bus parity bit for the low byte                                                                                                                                                    |  |  |  |
| MDPH                                                   | 88                                                                    | I/O | 3S16PU  | EL bus parity bit for the high byte                                                                                                                                                   |  |  |  |



## TACT83441 DATA PATH UNIT (DPU)

TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088636 066 페 TII2

## DPU Terminal Functions (continued)

| TERMIN            | ΔΙ          |         | BUFFER |                                                                    |
|-------------------|-------------|---------|--------|--------------------------------------------------------------------|
| NAME              | NO.         | I/O     | TYPE   | DESCRIPTION                                                        |
| SD0-SD3           | 61-63, 65   | I/O     | 3S24PU | AT bus system data bits 0-15                                       |
| SD4-SD9           | 67–72       |         |        |                                                                    |
| SD10-SD13         | 74–77       |         |        |                                                                    |
| SD14-SD15         | 79–80       |         |        |                                                                    |
| XD0-XD3           | 51-53, 55   | I/O     | 3S10PU | XD bus peripheral data bits 0-7                                    |
| XD4–XD7           | 57-60       |         |        |                                                                    |
| Miscellaneous Sig | nals        |         |        |                                                                    |
| CLK2              | 33          | ľ       | CMOS   | CPU system clock                                                   |
| READY             | 32          | I       | ΠL     | CPU or EL bus ready input                                          |
| SA0               | 82          | l       | TTL    | AT bus system address line 0                                       |
| SA1               | 83          | I       | TTL    | AT bus system address line 1. Must be tied low in a 16-bit system. |
| NU                | 84–87       |         |        | Nonusable, make no external connection. Reserved for future use.   |
| Power Terminals   | <b>.</b>    | <u></u> | L      |                                                                    |
| GND               | 6, 14, 23,  | 1       |        | Ground                                                             |
|                   | 31, 39, 49, |         |        |                                                                    |
|                   | 56, 64, 73, |         |        |                                                                    |
|                   | 81, 89, 98  |         |        |                                                                    |
| V <sub>CC</sub>   | 3, 16, 29,  | I       |        | Supply voltage                                                     |
|                   | 41, 54, 66, |         |        |                                                                    |
|                   | 78, 91      |         |        |                                                                    |



TEXAS INSTR (UC/UP)

TACT83442 MEMORY CONTROL UNIT (MCU)

### TACT83442 Memory Control Unit (MCU)

53E 🕽 📰 8961722 0088637 TT2 📰 TII2

#### T-52-33-05

The MCU is a high-performance, programmable DRAM controller with an address range of 32M bytes. The MCU provides several access modes, including normal, page, word-interleave, and page block-interleave modes, as well as programmable DRAM timing parameters. Its physical memory address is generated by the on-chip page mapping RAM (PMRAM). Each page may be enabled or disabled, allowing flexible memory configuration for shadow RAM and EMS 4.0 features.

The MCU can directly drive up to 36 DRAM devices. If the memory array contains more than 36 DRAM devices, then buffers are required for the memory address and write enable signals. DRAM configuration and timing parameters are programmed through the configuration registers and PMRAM in the MCU.

Up to eight MCUs can be cascaded to expand the system memory. The MCU base address register and page mapping RAM combine to provide memory configuration control in a multiple MCU environment. When multiple MCUs are used, they are initialized automatically at power up as MCU0, MCU1, . . . MCU7 for configuration. Since each MCU can manage up to 32M bytes, a fully cascaded system will provide control for up to 256M bytes.

#### memory array organization

The MCU configures system memory according to the processor being used. In a 386DX system, the MCU can support two 32-bit banks of DRAM, while in a 386SX system it can support four 16-bit banks. The MCU defines DRAM type based on bank pairs, allowing for a mixture of DRAM types in system memory. However, when memory interleaving is used, each bank pair must use identical DRAM types.

#### DRAM access modes and timing

The MCU supports normal and page DRAM access modes, as well as interleaving on page block, odd/even word, or double-word boundaries (depending on the memory data width of 16 or 32 bits). Interleaved banks must use identical DRAMs. Four interleaved 16-bit banks may be used as two pairs of banks, in which case the *pairs* may use different-sized DRAMs, but the banks *within* pairs must use identical DRAMs. If four banks are organized in two pairs, the banks within each pair must be interleaved.

DRAM timing information is programmable for each pair of banks through separate configuration registers. Programmable parameters include RAS and CAS pulse durations, RAS and CAS precharge times, CAS to RAS delay, CAS active write delay, RAS to memory address delay, and memory address to CAS read delay.

The MCU supports a programmable DRAM refresh scheme with staggered CAS before RAS.



TACT83442 MEMORY CONTROL UNIT (MCU)

## TEXAS INSTR (UC/UP)

## EIIT 🖿 PEP 8E48800 22717

#### MCU terminal assignments

The MCU is packaged in a 100-terminal QFP. The MCU Terminal Functions Table gives a description of each terminal. See Figure 1 for details of the I/O buffer types.

53E D



#### **MCU Terminal Functions**

| TERMINAL       |     | 1/0 | BUFFER | DESCRIPTION                                                                                                    |
|----------------|-----|-----|--------|----------------------------------------------------------------------------------------------------------------|
| NAME           | NO. | 1/0 | TYPE   |                                                                                                                |
| EL Bus Signals |     |     |        |                                                                                                                |
| ADS            | 37  |     | TTL    | Address status control signal                                                                                  |
| BEO            | 47  | I   | TTL    | Byte enable 0. Used with the 386DX to enable data bits 0–7. The 386SX uses the signal BLE (Byte Low Enable).   |
| BE1            | 48  | I   | TTL    | Byte enable 1. Used with the 386DX to enable data bits 8–15. The 386SX uses the signal BHE (Byte High Enable). |
| BE2            | 49  | I   | TTL    | Byte enable 2. Used with the 386DX to enable data bits 16–23. The 386SX uses the CPU address line A1.          |



TACT83442 MEMORY CONTROL UNIT (MCU)

TEXAS INSTR (UC/UP)

## 53E D 🔳 8961722 0088639 875 🔳 TII2

## MCU Terminal Functions (continued)

T-52-33-05

| TERMI            | NAL          |     | BUFFER |                                                                                                                                                                     |  |  |
|------------------|--------------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO.          | I/O | TYPE   | DESCRIPTION                                                                                                                                                         |  |  |
| BE3              | 50           |     | TTL    | Byte enable 3. Used with the 386DX to enable data bits 24–32. Tied high on 386SX systems.                                                                           |  |  |
| CLK2             | 41           | 1   | TTL    | CPU system clock                                                                                                                                                    |  |  |
| D/C              | 43           | I   | TTL    | Data/code control signal                                                                                                                                            |  |  |
| EA2-EA6          | 51–55        | I   | TTL    | EL bus address bits 2–24                                                                                                                                            |  |  |
| EA7-EA14         | 5764         |     |        |                                                                                                                                                                     |  |  |
| EA15-EA22        | 66–73        |     |        | Note: In 386SX designs, EA24 must be tied low.                                                                                                                      |  |  |
| EA23-EA24        | 75–76        |     |        |                                                                                                                                                                     |  |  |
| EA25/MASTER      | 77           | I   | TTL    | Multiplexed EL address/AT control signal for support of AT master                                                                                                   |  |  |
| EA26/MEMR        | 78           | 1   |        | mode. The terminal definition is selected by mode select bits 2 and 3                                                                                               |  |  |
| EA27/MEMW        | 79           | 1   |        | of the configuration register.                                                                                                                                      |  |  |
| EA31/MCUEN       | 80           |     |        |                                                                                                                                                                     |  |  |
| ED0-ED5          | 99–94        | I/O | 3S10   | EL bus data bits 0–15                                                                                                                                               |  |  |
| ED6-ED10         | 9288         |     |        |                                                                                                                                                                     |  |  |
| ED11-ED15        | 86-82        |     |        |                                                                                                                                                                     |  |  |
| ERESET           | 45           | 1   | TTL    | EL bus reset                                                                                                                                                        |  |  |
| M/ <del>IO</del> | 42           | I   | TTL    | Memory/IO control signal                                                                                                                                            |  |  |
| READY            | 39           | I   | TTL    | Ready input signal. This READY is the output of the ANDed El ready signals.                                                                                         |  |  |
| READYO           | 38           | 0   | PP10   | Ready out control signal. Output to system ready generation logic.<br>Must be ANDed with the other EL bus ready signals.                                            |  |  |
| W/R              | 44           |     | TTL    | Write/read control signal                                                                                                                                           |  |  |
| Memory Control   | Signals      |     |        | · · · · · · · · · · · · · · · · · · ·                                                                                                                               |  |  |
| CASO-CAS3        | 4, 5, 7, 8   | 0   | PP16   | Column address strobe signals 0–3                                                                                                                                   |  |  |
| CAS4-CAS7        | 25, 2729     | 0   | PP16   | Column address strobe signals 4–7                                                                                                                                   |  |  |
| MA0-MA5          | 10-15        | 0   | PP16   | Memory address multiplexer outputs 0–10                                                                                                                             |  |  |
| MA6-MA10         | 17-21        | -   |        |                                                                                                                                                                     |  |  |
| RAS0-RAS3        | 2, 3, 23, 24 | 0   | PP16   | Row address strobe signals for banks 0–3                                                                                                                            |  |  |
| WE               | 30           | 0   | PP16   | Write enable for DRAMs                                                                                                                                              |  |  |
| MCU Control Sig  | inals        |     |        |                                                                                                                                                                     |  |  |
| A20GOUT          | 81           | I   | TTL    | A20 gate output from the ATU in non-cached systems. It is tied high in cache-based systems (assuming AND gate is used between processor and cache for A20 control.) |  |  |
| CIN              | 31           | 1   | ΠL     | MCU cascade input. Must be grounded for first MCU.                                                                                                                  |  |  |
| COUT             | 100          | 0   | PP10   | MCU cascade output. Connects to the CIN pin of the next MCU in the chain.                                                                                           |  |  |
| LANP             | 35           | 0   | PP10   | EL bus local access with no parity                                                                                                                                  |  |  |
| LAP              | 36           | 0   | PP10   | EL bus local access with parity                                                                                                                                     |  |  |
| OSC_12           | 33           | I   | TTL    | Oscillator frequency of 1.19 MHz, used for RAS duration time limit and refresh timing.                                                                              |  |  |
| REFHLD           | 32           | Ι   | TTL    | DRAM refresh inhibit                                                                                                                                                |  |  |
| ROMCS            | 1            | 0   | PP10   | ROM chip select. This signal is inactive if shadow RAM is enabled.                                                                                                  |  |  |



# 53E D 🖿 8961722 0088640 597 📰 TII2

## TACT83442 MEMORY CONTROL UNIT (MCU)

TEXAS INSTR (UC/UP)

|                 |                                 | M   | CU Termin      | al Functions (continued) | T-52-33-05 |
|-----------------|---------------------------------|-----|----------------|--------------------------|------------|
| TER             | MINAL<br>NO.                    | I/O | BUFFER<br>TYPE | DESCRIPTION              |            |
| Power Termin    | als                             |     |                |                          |            |
| GND             | 6, 16, 26,<br>40, 56, 74,<br>87 | 1   |                | Ground                   |            |
| V <sub>CC</sub> | 9, 22, 34,<br>46, 65, 93        | 1   |                | Supply voltage           |            |



.

T-52-33-05

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> (see Note 1)                                             | – 0.5 V to V <sub>CC</sub> + 0.5 V |
|------------------------------------------------------------------------------------------------|------------------------------------|
| Output voltage range, V <sub>O</sub>                                                           |                                    |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) | ± 20mA                             |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> )       | ± 20mA                             |
| Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>CC</sub> )             | ± 25mA                             |
| Continuous total power dissipation                                                             | 1 W                                |
| Operating free-air temperature range                                                           | 0°C to 70°C                        |
| Storage temperature range                                                                      |                                    |

NOTE 1: All voltage values are with respect to all GND terminals connected together.

## recommended operating conditions

|                 |                                      |                                       | MIN                  | NOM | MAX                  | UNIT |
|-----------------|--------------------------------------|---------------------------------------|----------------------|-----|----------------------|------|
| Vcc             | Supply voltage range                 | 20 MHz                                | 4.5                  |     | 5.5                  | V    |
| Vcc             | Supply voltage range                 | 25 and 33 MHz                         | 4.75                 |     | 5.25                 | V    |
| <u>VI</u>       | Battery voltage (ATU only)           | Backup                                | 3                    |     | 5.5                  |      |
| Vbatt           | Ballery Voltage (ATO Only)           | Normal                                | V <sub>CC</sub> -0.3 |     | V <sub>CC</sub> +0.3 | V    |
| Vl              | Input voltage range                  |                                       | 0                    |     | Vcc                  | V    |
| ⊻н              | High-level input voltage             |                                       | 2                    |     |                      |      |
| VIL             | Low-level input voltage              | TTL levels                            |                      |     | 0.8                  | V    |
| ∨ <sub>lH</sub> | High-level input voltage             |                                       | 0.7VCC               |     |                      |      |
| VIL             | Low-level input voltage              | CMOS level                            |                      |     | 0.2VCC               |      |
| t <sub>t</sub>  | Input transition time                | (Except Schmitt-trigger inputs)       | 0                    |     | 25                   | ns   |
| TA              | Operating free-air temperature range | · · · · · · · · · · · · · · · · · · · | 0                    |     | 70                   | °C   |



## TEXAS INSTR (UC/UP)

53E D 🖿 8961722 0088642 36T 페 TII2

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                        |                        | TEST CONDITIONS                            | MIN | ТҮР    | MAX | UNIT |
|------------------|----------------------------------|------------------------|--------------------------------------------|-----|--------|-----|------|
| V <sub>T+</sub>  | Positive-going threshold level   |                        |                                            |     |        | 2   | V    |
| V <sub>T</sub> _ | Negative-going threshold level   | Schmitt-trigger inputs |                                            | 0.8 |        |     | V    |
| V <sub>hys</sub> | Hysteresis (see Note 2)          |                        |                                            | 0.2 |        | 0.6 | V    |
|                  |                                  | PP2, 3S                | IOH = 2 mA                                 | 3.7 |        |     |      |
|                  |                                  | PP6                    | IOH = 6 mA                                 | 3.7 |        |     |      |
| Vон              | High-level output voltage        | PP10, 3S               | I <sub>OH</sub> = 10 mA                    | 3.7 |        |     | V    |
| •                |                                  | PP16                   | IOH = 16 mA                                | 3.7 |        |     |      |
|                  |                                  | PP24, 3S               | I <sub>OH</sub> = 16 mA                    | 3.7 |        |     |      |
|                  |                                  | PP2, 3S, OD            | I <sub>OL</sub> = 2 mA                     |     |        | 0.5 |      |
|                  |                                  | PP6                    | I <sub>OL</sub> = 6 mA                     |     |        | 0.5 |      |
| VOL              | Low-level output voltage         | PP10, 3S               | IOL = 10 mA                                |     |        | 0.5 | V    |
| •-               |                                  | PP16                   | I <sub>OH</sub> = 16 mA                    |     |        | 0.5 |      |
|                  |                                  | PP24, 3S, OD           | I <sub>OL</sub> = 24 mA                    |     |        | 0.5 |      |
|                  |                                  | CMOS                   | VI = 0 to VCC                              |     |        | ±10 |      |
|                  |                                  | TTI Dullus issut       | VI = 2.2 V                                 | 70  |        | 450 | μA   |
| h                | Input current                    | TTL Pullup input       | V <sub>I</sub> = 0.4 V                     | 80  |        | 500 |      |
|                  |                                  |                        | V <sub>I</sub> = 2.2 V                     | 20  |        | 170 |      |
|                  |                                  | TTL Pulldown input     | V <sub>I</sub> = 4.5 V                     | 35  |        | 200 | μΑ   |
| loz              | Off-state output current         |                        | AO = 0 or ACC                              |     |        | ±10 | μA   |
| lcc              | Quiescent power supply current   |                        | V <sub>CC</sub> = 5.25 V                   |     |        | 100 | μA   |
|                  |                                  | ATU                    |                                            |     | 75     |     |      |
| PD               | Power dissipation                | MCU                    | See Note 3                                 |     | 460    |     | mW   |
| -                | ·                                | DPU                    | 1                                          |     | 40     |     |      |
|                  |                                  | Backup                 | V <sub>batt</sub> = 3.6 V                  |     | 4      | 10  |      |
| batt             | Battery current                  | Backup                 | V <sub>batt</sub> = 5.5 V                  |     |        | 35  | μA   |
| 2011             | -                                | Normal                 | V <sub>batt</sub> = V <sub>CC+</sub> 0.3 V | 1   |        | 100 | μA   |
| <sup>f</sup> RTC | Real-time clock output frequency |                        |                                            | 1   | 32.768 |     | kHz  |

NOTES: 2. Hysteresis is the difference between the positive-going input threshold voltage, VT+, and the negative-going input threshold voltage, VT---

3. System environment: 25-MHz CPU without cache operating in pipeline mode. 8-MHz AT bus. Relevant load capacitances equivalent to stated test conditions.



**TACT83000 AT CHIP SET** 

-

# TEXAS INSTR (UC/UP) 53E D 🖬 8961722 0088643 2T6 🖬 TII2

## TIMING AND SWITCHING DATA

T-52-33-05

Page

| TACT | <sup>-</sup> 83443 – ATU                                                    |    |
|------|-----------------------------------------------------------------------------|----|
|      | Clock Generator/Divider                                                     | 22 |
|      | Reset/PCLK                                                                  |    |
|      | Slave Cycle: EL Bus Signals                                                 |    |
|      | Slave Cycle: AT Bus Normal 8-Bit and 16-Bit Cycles                          |    |
|      | Slave Cycle: AT Bus Refresh                                                 |    |
|      | Master Cycle: EL Bus DMA Cycle – HOLD Request                               |    |
|      | Master Cycle: EL Bus DMA Cycle – Single Transfer Mode (1 Wait State)        |    |
|      | Master Cycle: EL Bus DMA Cycle – Block Demand Transfer Mode (0 Wait States) | 32 |
|      | Master Cycle: EL Bus DMA Cycle – Exiting                                    |    |
|      | Master Cycle: EL Bus DMA Cycle – Cascade                                    |    |
|      | Master Cycle: AT Bus DMA Cycle – HOLD Request                               | 36 |
|      | Master Cycle: AT Bus DMA Cycle – EL Bus Signals                             |    |
|      | Master Cycle: AT Bus DMA Cycle – AT Bus Signals                             |    |
|      | Master Cycle: AT Bus DMA Cycle – AT Bus Signals                             |    |
|      |                                                                             |    |
|      | Master Cycle: AT Bus DMA Cascade – AT-to-EL Bus Cycle Conversion            |    |
|      | Master Cycle: IOCHRDY Drive                                                 |    |
|      | DPU Interface: Select Code                                                  |    |
|      | DPU Interface: ATLATCH – AT-to-EL Data Transfer Cycle                       |    |
|      | DPU Interface: ATLATCH – EL-to-AT Data Transfer Cycle                       | 46 |
|      | Numeric Coprocessor: 387 Identification                                     |    |
|      | Numeric Coprocessor: 387 BUSY/ERROR                                         |    |
|      | Nonmaskable Interrupt (NMI)                                                 |    |
|      | A20GATE/A20GOUT                                                             |    |
|      | FLUSH                                                                       |    |
|      | Interrupts                                                                  |    |
|      | OSC_12/SPEAKER                                                              |    |
|      | Peripherals: Read/Write Cycle                                               | 54 |
| таст |                                                                             |    |
|      | Write Cycle – CPU/Cache Controller Host                                     | 56 |
|      | Read Cycle – CPU/Cache Controller Host                                      |    |
|      | EL-to-EL or EL-to-AT Data Transfer : DMA Controller/EL Master Host          |    |
|      | AT-to-EL Data Transfer: DMA Controller/EL Master Host                       |    |
|      | Parity Generation                                                           |    |
|      | Parity Check                                                                |    |
|      | SD or XD Data Transfers                                                     |    |
|      |                                                                             | 64 |
| TACT | <sup>-</sup> 83442 – MCU                                                    |    |
|      | CLK2/ERESET                                                                 | 65 |
|      | EL Bus Interface                                                            | 66 |
|      | EL Bus Interface – READY                                                    | 68 |
|      | Memory Interface                                                            | 69 |
|      | Cascade                                                                     | 70 |
|      | Refresh Hold                                                                | 71 |
|      |                                                                             |    |



#### TEXAS INSTR (UC/UP)

#### 53E D 🔳 8961722 0088644 132 📰 TII2

#### **CLOCK GENERATOR/DIVIDER**

T-52-33-05

### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                 |                             | f = 20                | MHz     | f = 25 /              | ИНz    | f = 33 l              | MHz    |      |
|-----------------|-----------------------------|-----------------------|---------|-----------------------|--------|-----------------------|--------|------|
| }               |                             | V <sub>CC</sub> = 5 V | / ± 10% | V <sub>CC</sub> = 5 \ | / ± 5% | V <sub>CC</sub> = 5 V | V ± 5% | UNIT |
|                 |                             | MIN                   | MAX     | MIN                   | MAX    | MIN                   | MAX    |      |
| t <sub>c1</sub> | Cycle time, CLKIN1, CLKIN0  | 25                    |         | 20                    |        | 15                    |        | ns   |
| tw1             | Pulse duration, high or low | 9                     |         | 7                     |        | 6                     |        | ns   |

### switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                 |                                                |            | f = 20                  | MHz | f = 25 MHz                 |     | f = 33 I                   | MHz |      |
|-----------------|------------------------------------------------|------------|-------------------------|-----|----------------------------|-----|----------------------------|-----|------|
|                 | PARAMETER                                      | TEST       | $V_{CC} = 5 V \pm 10\%$ |     | V <sub>CC</sub> = 5 V ± 5% |     | V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|                 |                                                | CONDITIONS | MIN                     | MAX | MIN                        | MAX | MIN                        | MAX |      |
| t <sub>d2</sub> | Delay time, CLKIN1, CLKIN0 to CLK2 or<br>ATCLK | Undivided  | 3                       | 12  | 3                          | 10  | 3                          | 10  | ns   |
| t <sub>d3</sub> | Delay time to CLK2OUT or ATCLK                 | Divided    | 4                       | 18  | 4                          | 16  | 4                          | 16  | ns   |



Figure 2. Clock Generator/Divider Waveforms



TEXAS INSTR (UC/UP)

# 53E D ■ 8961722 0088645 079 ■ TII2 • RESET/PCLK

T-52-33-05

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                  |                                    | f = 20 MHz                |     | f = 25 MHz            |        | f = 33 MHz             |     | _    |
|------------------|------------------------------------|---------------------------|-----|-----------------------|--------|------------------------|-----|------|
|                  |                                    | V <sub>CC</sub> = 5 V ± 1 | 0%  | V <sub>CC</sub> = 5 \ | / ± 5% | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|                  |                                    | MIN N                     | IAX | MIN                   | MAX    | MIN                    | MAX |      |
| t <sub>c4</sub>  | Cycle time, CLK2IN high or low     | 25                        |     | 20                    |        | 15                     |     | ns   |
| t <sub>w4</sub>  | Pulse duration, CLK2IN high or low | 8                         |     | 7                     |        | 6                      |     | ns   |
| t <sub>su6</sub> | Setup time, PWRGOOD before CLK2IN† | 12                        |     | 10                    |        | 10                     |     | ns   |
| th6              | Hold time, PWRGOOD after CLK2IN↑   | 3                         |     | 2                     |        | 2                      |     | ns   |

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$ (unless otherwise noted)

| Ì               |                                        |                        | f = 20                  | MHz | f = 25 MHz             |     | f = 33                     |     |      |
|-----------------|----------------------------------------|------------------------|-------------------------|-----|------------------------|-----|----------------------------|-----|------|
|                 | PARAMETER                              | TEST<br>CONDITIONS     | $V_{CC} = 5 V \pm 10\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|                 |                                        | CONDITIONS             | MIN                     | MAX | MIN                    | MAX | MIN                        | MAX |      |
| <sup>t</sup> d5 | Delay time, CLK2IN to PCLK             |                        | 4                       | 17  | 4                      | 15  | 3                          | 13  | ns   |
| td7             | Delay time, CLK2IN to CPURST           | C <sub>L</sub> = 30 pF | 4                       | 13  | 4                      | 12  | 3                          | 11  | ns   |
| t <sub>d8</sub> | Delay time, CLK2IN to ERESET and NPRST |                        | 4                       | 13  | 4                      | 12  | 3                          | 11  | ns   |







TEXAS INSTR (UC/UP)

### 53E D B961722 0088646 T05 TII2 ATU SLAVE CYCLE: EL BUS SIGNALS

### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                                                                    | f = 20 l              | MHz     | f = 25 l            | ИHz    | f = 33 ł  | ИHz    |      |
|-------------------|------------------------------------------------------------------------------------|-----------------------|---------|---------------------|--------|-----------|--------|------|
|                   |                                                                                    | V <sub>CC</sub> = 5 V | ′ ± 10% | V <sub>CC</sub> = 5 | V ± 5% | VCC = 5 V | / ± 5% | UNIT |
|                   |                                                                                    | MIN                   | MAX     | MIN                 | MAX    | MIN       | MAX    |      |
| t <sub>su</sub> g | Setup time, ADS before CLK2IN↑                                                     | 12                    |         | 10                  |        | 8         |        | ns   |
| t <sub>h</sub> g  | Hold time, ADS after CLK2IN†                                                       | 4                     |         | 4                   |        | 3         |        | ns   |
| t <sub>su10</sub> | Setup time, EA31–EA2, BE3–BE0, and EL CMDs <sup>†</sup> before CLK2IN <sup>†</sup> | 9                     | `       | 7                   |        | 5         |        | ns   |
| <sup>t</sup> h10  | Hold time, EA31-EA2, BE3-BE0, and EL CMDs <sup>†</sup> after CLK2IN <sup>†</sup>   | 9                     |         | 7                   |        | 7         |        | ns   |
| t <sub>su11</sub> | Setup time, LAP and LANP before CLK2IN†                                            | 10                    |         | 9                   |        | 8         |        | ns   |
| th11              | Hold time, LAP and LANP after CLK2IN↑                                              | 9                     |         | 7                   |        | 7         |        | ns   |
| t <sub>su12</sub> | Setup time, READY before CLK2IN†                                                   | 12                    |         | 10                  |        | 7         |        | ns   |
| th12              | Hold time, READY after CLK2IN 1                                                    | 5                     |         | 4                   |        | 3         |        | ns   |
| t <sub>su19</sub> | Setup time, MPCKH, MPCKL before CLK2IN                                             | 7                     |         | 5                   |        | 3         |        | ns   |
| th19              | Hold time, MPCKH, MPCKL after CLK2IN †                                             | 4                     |         | 4                   |        | 4         |        | ns   |

<sup>†</sup> The EL CMDs consist of  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .

# switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 50$ pF (unless otherwise noted)

|                  |                               |                        | f = 20                               | MHz | f = 25                     | MHz | f = 33 MHz             |     |      |
|------------------|-------------------------------|------------------------|--------------------------------------|-----|----------------------------|-----|------------------------|-----|------|
|                  | PARAMETER                     | TEST CONDITIONS        | IDITIONS V <sub>CC</sub> = 5 V ± 10% |     | V <sub>CC</sub> = 5 V ± 5% |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|                  |                               |                        | MIN                                  | MAX | MIN                        | MAX | MIN                    | MAX |      |
| <sup>1</sup> d13 | Delay time, CLK2IN to READYO  | C <sub>L</sub> = 15 pF | 3                                    | 14  | 3                          | 13  | 3                      | 12  | ns   |
| td14             | Delay time, CLK2IN to TBUS    |                        | 4                                    | 20  | 4                          | 18  | 4                      | 15  | ns   |
| td15             | Delay time, CLK2IN to DOE     | See Note               | 5                                    | 22  | 5                          | 20  | 5                      | 17  | ns   |
| <sup>t</sup> d16 | Delay time, CLK2IN to LW/R    |                        | 4                                    | 20  | 4                          | 18  | 4                      | 15  | ns   |
| td17             | Delay time, CLK2IN to SATB    |                        | 5                                    | 22  | 5                          | 20  | 5                      | 17  | ns   |
| td18             | Delay time, CLK2IN to ATLATCH |                        | 4                                    | 20  | 4                          | 18  | 4                      | 15  | ns   |

NOTE: For 33-MHz operation, the MCU DRAM control register CWD bit = 1.



TEXAS INSTR (UC/UP)

53E D 🖿 8961722 0088647 941 🍽 TII2

T-52-33-05



<sup>†</sup> The EL CMDs consist of  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .

NOTES: A. LAP/LANP sampled at center of T1P. Can also be sampled at end of T1P. Sampling is controlled by BCTT bit of ATU timing control register.

- B. The ATU timing control register AT write bit is enabled.
- C. The EL bus cycle states are as follows: T1 = idle, T1 = first state of cycle, T2 = second state of cycle, T1P = first state of cycle in pipelined mode, T2P = subsequent state of cycle in pipelined mode, Tx = any state.

Figure 4. EL Bus Waveforms



TEXAS INSTR (UC/UP) 53E D 🖬 8961722 0088648 888 🖬 TII2

#### ATU SLAVE CYCLE: AT BUS NORMAL 8-BIT AND 16-BIT CYCLES

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                    | f = 20 MHz                  | f = 25 MHz             | f = 33 MHz                 |      |
|-------------------|------------------------------------|-----------------------------|------------------------|----------------------------|------|
|                   |                                    | V <sub>CC</sub> = 5 V ± 10% | $V_{CC} = 5 V \pm 5\%$ | V <sub>CC</sub> = 5 V ± 5% | UNIT |
|                   |                                    | MIN MAX                     | MIN MAX                | MIN MAX                    |      |
| t <sub>su22</sub> | Setup time, MEMCS16 before ATCLK↓  | 10                          | 8                      | 8                          | ns   |
| th22              | Hold time, MEMCS16 after BALE      | 12                          | 10                     | 10                         | ns   |
| t <sub>su23</sub> | Setup time, LA23-LA17 before ATCLK | (See Note 3)                | (See Note 3)           | (See Note 3)               | ns   |
| th23              | Hold time, LA23-LA17 after ATCLK   | 3 × CLK2                    | 3 × CLK2               | 3 × CLK2                   | ns   |
| t <sub>su28</sub> | Setup time, IOCS16 before ATCLK↓   | 7                           | 5                      | 5                          | ns   |
| th28              | Hold time, IOCS16 after ATCLK↓     | 12                          | 10                     | 10                         | ns   |
| t <sub>su29</sub> | Setup time, IOCHRDY before ATCLK   | 7                           | 5                      | 5                          | ns   |
| th29              | Hold time, IOCHRDY after ATCLK     | 12                          | 10                     | 10                         | ns   |
| t <sub>su30</sub> | Setup time, 0WS before ATCLK↓      | 7                           | 5                      | 5                          | ns   |
| t <sub>h30</sub>  | Hold time, 0WS after ATCLK↓        | 12                          | 10                     | 10                         | ns   |

NOTE 4: Default MIN = 2 × CLK2. When early AT bus control trigger is selected, MIN = 1 × CLK2. MAX = MIN + 2 × ATCLK.

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 100 \text{ pF}$ (unless otherwise noted)

|                  |                                                     |                    | f = 20                      | MHz | f = 25 I                   | MHz | f = 33 MHz                 |     |      |
|------------------|-----------------------------------------------------|--------------------|-----------------------------|-----|----------------------------|-----|----------------------------|-----|------|
|                  | PARAMETER                                           | TEST<br>CONDITIONS | V <sub>CC</sub> = 5 V ± 10% |     | V <sub>CC</sub> = 5 V ± 5% |     | V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|                  |                                                     | CONDITIONS         | MIN                         | MAX | MIN                        | MAX | MIN                        | MAX |      |
| t <sub>d20</sub> | Delay time, ATCLK to SYSCLK                         | CL = 50 pF         | 6                           | 22  | 6                          | 22  | 6                          | 22  | ns   |
| td21             | Delay time, ATCLK to BALE                           | CL = 50 pF         | 8                           | 25  | 8                          | 25  | 8                          | 25  | ns   |
| td24             | Delay time, ATCLK to SA19–SA0 and SBHE              |                    | 10                          | 32  | 10                         | 32  | 10                         | 32  | ns   |
| td25             | Delay time, ATCLK to AT CMDs <sup>†</sup>           | MEMCS16 = 0        | 8                           | 30  | 8                          | 30  | 8                          | 30  | ns   |
| td26             | Delay time, AT CMDs <sup>†</sup> to SMEMW and SMEMR | MEMCS16 = 0        | 6                           | 22  | 6                          | 22  | 6                          | 22  | ns   |
| t <sub>d27</sub> | Delay time, ATCLK to AT CMDs <sup>‡</sup>           | MEMCS16 = 1        | 8                           | 30  | 8                          | 30  | 8                          | 30  | ns   |

The AT CMDs are MEMW, MEMR, IOW, and IOR.

<sup>‡</sup> The AT CMDs are SMEMW, SMEMR, MEMW, MEMR, IOW, and IOR.





## TEXAS INSTR (UC/UP)





<sup>†</sup> The AT CMDs are MEMW, MEMR, IOW, and IOR. <sup>‡</sup> The AT CMDs are SMEMW and SMEMR.

NOTE: The AT bus cycle states are as follows: Ti = idle, TS = status state, TC = command state, and Tx = any state.





TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088650 436 🔳 TII2

#### ATU SLAVE CYCLE: REFRESH

### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|       |                                  |                       |         | f = 25 MHz          |        | f = 33 MHz          |        | ]    |
|-------|----------------------------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
|       |                                  | V <sub>CC</sub> = 5 \ | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
| [     |                                  | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| tsu29 | Setup time, IOCHRDY before ATCLK | 7                     |         | 5                   |        | 5                   |        | ns   |
| th29  | Hold time, IOCHRDY after ATCLK↓  | 12                    |         | 10                  |        | 10                  |        | ns   |

## switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 100 \text{ pF}$ (unless otherwise noted)

|      |                                             |            | f = 20                | MHz                                                             | f = 25 MHz |     | f = 33 MHz |      |    |
|------|---------------------------------------------|------------|-----------------------|-----------------------------------------------------------------|------------|-----|------------|------|----|
|      | PARAMETER                                   | TEST       | V <sub>CC</sub> = 5 V | $V \pm 10\%$ V <sub>CC</sub> = 5 V ± 5% V <sub>CC</sub> = 5 V ± |            |     | V ± 5%     | UNIT |    |
|      |                                             | CONDITIONS | MIN                   | MAX                                                             | MIN        | MAX | MIN        | MAX  |    |
| td31 | Delay time, ATCLK to REFRESH                |            | 8                     | 30                                                              | 8          | 30  | 8          | 30   | ns |
| td32 | Delay time , ATCLK to REFRESH↑              | CL = 0     | 8                     | 30                                                              | 8          | 30  | 8          | 30   | ns |
| td33 | Delay time, ATCLK to AEN and BALE           |            | 8                     | 25                                                              | 8          | 25  | 8          | 25   | ns |
| td34 | Delay time, ATCLK to LA23–LA17 and SA19–SA0 |            | 10                    | 35                                                              | 10         | 35  | 10         | 35   | ns |
| td25 | Delay time, ATCLK to MEMR                   |            | 8                     | 30                                                              | 8          | 30  | 8          | 30   | ns |





Figure 6. AT Bus Refresh Waveforms



TEXAS INSTR (UC/UP)

## TACT83443 AT BUS INTERFACE UNIT (ATU)

#### 53E D 🔳 8961722 0088651 372 🔳 TII2

#### ATU MASTER CYCLE: EL BUS DMA CYCLE – HOLD REQUEST

#### T-52-33-05

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                                                    | f = 20                | MHz     | f = 25 MHz          |        | f = 33 MHz          |        |      |
|----------------------------------------------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
|                                                    | V <sub>CC</sub> = 5 \ | ′ ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                                                    | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| t <sub>su35</sub> Setup time, DREQn before CLK2IN↑ | 15                    |         | 13                  |        | 11                  |        | ns   |

#### switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 50 \text{ pF}$

|      |                            | f = 20          | MHz                   | f = 25                                                                     | MHz | f = 33                     | MHz |      |    |
|------|----------------------------|-----------------|-----------------------|----------------------------------------------------------------------------|-----|----------------------------|-----|------|----|
|      | PARAMETER                  | TEST CONDITIONS | V <sub>CC</sub> = 5 \ | V <sub>CC</sub> = 5 V ± 10% V <sub>CC</sub> = 5 V ± 5% V <sub>CC</sub> = 5 |     | V <sub>CC</sub> = 5 V ± 5% |     | UNIT |    |
|      |                            |                 | MIN                   | MAX                                                                        | MIN | MAX                        | MIN | MAX  |    |
| td36 | Delay time, CLK2IN to HOLD |                 | 4                     | 20                                                                         | 4   | 18                         | 4   | 15   | ns |



NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.

#### Figure 7. EL Bus DMA Cycle Waveforms – HOLD Request



TEXAS INSTR (UC/UP)

# 53E D 🗰 8961722 0088652 209 🖿 TII2

## ATU MASTER CYCLE: EL BUS DMA CYCLE - SINGLE TRANSFER MODE (1 WAIT STATE)

### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                  | f = 20 MHz                  | f = 25 MHz                 | f = 33 MHz             |      |
|-------------------|----------------------------------|-----------------------------|----------------------------|------------------------|------|
|                   |                                  | V <sub>CC</sub> = 5 V ± 10% | V <sub>CC</sub> = 5 V ± 5% | $V_{CC} = 5 V \pm 5\%$ | UNIT |
|                   |                                  | MIN MAX                     | MIN MAX                    | MIN MAX                | 1    |
| th35              | Hold time, DREQn after CLK2IN↑   | 5                           | 5                          | 5                      | ns   |
| t <sub>su37</sub> | Setup time, HOLDA before CLK2IN† | 14                          | 12                         | 10                     | ns   |
| tsu12             | Setup time, READY before CLK2IN↑ | 12                          | 10                         | 7                      | ns   |
| th12              | Hold time, READY after CLK2IN†   | 5                           | 4                          | 3                      | ns   |

#### switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$ (unless otherwise noted)

|                    |                                              |                    | f = 20                      | MHz | f = 25         | MHz | f = 33                     | MHz |      |
|--------------------|----------------------------------------------|--------------------|-----------------------------|-----|----------------|-----|----------------------------|-----|------|
|                    | PARAMETER                                    | TEST               | V <sub>CC</sub> = 5 V ± 10% |     | VCC = 5 V ± 5% |     | V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|                    |                                              | CONDITIONS         | MIN                         | MAX | MIN            | MAX | MIN                        | MAX |      |
| t <sub>d38</sub>   | Delay time, CLK2IN to DACKn                  |                    | 6                           | 30  | 6              | 27  | 6                          | 22  | ns   |
| td39               | Delay time, CLKIN to ADS                     |                    | 5                           | 28  | 5              | 23  | 5                          | 18  | ns   |
| t <sub>en</sub> 39 | Enable time, CLK2IN to ADS                   |                    | 5                           | 28  | 5              | 23  | 5                          | 18  | ns   |
| <sup>t</sup> dis40 | Disable time, CLK2IN to ADS                  | C <sub>L</sub> = 0 | 5                           | 28  | 5              | 25  | 5                          | 21  | ns   |
| ten41              | Enable time, CLK2IN to EL CMDs <sup>†</sup>  |                    | 5                           | 28  | 5              | 23  | 5                          | 18  | ns   |
| <sup>t</sup> dis42 | Disable time, CLK2IN to EL CMDs <sup>†</sup> | CL = 0             | 5                           | 28  | 5              | 25  | 5                          | 21  | ns   |
| t <sub>en43</sub>  | Enable time, CLK2IN to EA31–EA2 and BE3–BE0  |                    | 5                           | 28  | 5              | 23  | 5                          | 19  | ns   |
| <sup>t</sup> dis44 | Disable time, CLK2IN to EA31–EA2 and BE3–BE0 | C <sub>L</sub> = 0 | 5                           | 28  | 5              | 25  | 5                          | 21  | ns   |
| <sup>t</sup> d45   | Delay time, CLK2IN to TC                     |                    | 5                           | 35  | 5              | 31  | 5                          | 25  | ns   |

<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .





NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.





TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088654 081 📟 TII2

ATU MASTER CYCLE: EL BUS DMA CYCLE – BLOCK DEMAND TRANSFER MODE (0 WAIT STATE)

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                  | f = 20 MHz                    |     | f = 25 MHz                 |     | f = 33 MHz     |     |      |
|-------------------|----------------------------------|-------------------------------|-----|----------------------------|-----|----------------|-----|------|
|                   |                                  | V <sub>CC</sub> = 5 V ± 10% V |     | V <sub>CC</sub> = 5 V ± 5% |     | VCC = 5 V ± 5% |     | UNIT |
|                   |                                  | MIN M                         | IAX | MIN                        | MAX | MIN            | MAX |      |
| t <sub>su35</sub> | Setup time, DREQn before CLK2IN↑ | 15                            |     | 15                         |     | 15             |     | ns   |
| t <sub>h35</sub>  | Hold time, DREQn after CLK2IN†   | 5                             |     | 5                          |     | 5              |     | ns   |
| t <sub>su37</sub> | Setup time, HOLDA before CLK2IN1 | 14                            |     | 12                         |     | 10             |     | ns   |
| t <sub>su12</sub> | Setup time, READY before CLK2IN↑ | 12                            |     | 10                         |     | 7              |     | ns   |
| th12              | Hold time, READY after CLK2IN†   | 5                             |     | 4                          |     | 3              |     | ns   |

### switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                   |                                             | TFOT               | f = 20                  | MHz | f = 25                     | MHz | f = 33 l                   | VHz |      |
|-------------------|---------------------------------------------|--------------------|-------------------------|-----|----------------------------|-----|----------------------------|-----|------|
|                   | PARAMETER                                   | TEST<br>CONDITIONS | $V_{CC} = 5 V \pm 10\%$ |     | V <sub>CC</sub> = 5 V ± 5% |     | V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|                   |                                             | CONDITIONS         | MIN                     | MAX | MIN                        | MAX | MIN                        | MAX |      |
| td38              | Delay time, CLK2IN to DACKn                 |                    | 6                       | 30  | 6                          | 27  | 6                          | 22  | ns   |
| td39              | Delay time, CLK2IN to ADS                   |                    | 5                       | 28  | 5                          | 23  | 5                          | 18  | ns   |
| t <sub>en39</sub> | Enable time, CLK2IN to ADS                  |                    | 5                       | 28  | 5                          | 23  | 5                          | 18  | ns   |
| ten41             | Enable time, CLK2IN to EL CMDs <sup>†</sup> |                    | 5                       | 28  | 5                          | 23  | 5                          | 18  | ns   |
| t <sub>d43</sub>  | Delay time, CLK2IN to EA31–EA2 and BE3–BE0  |                    | 5                       | 28  | 5                          | 23  | 5                          | 19  | ns   |
| t <sub>en45</sub> | Enable time, CLK2IN to EA31–EA2 and BE3–BE0 |                    | 5                       | 28  | 5                          | 23  | 5                          | 19  | ns   |
| td45              | Delay time, CLK2IN to TC                    |                    | 5                       | 35  | 5                          | 31  | 5                          | 25  | ns   |

<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .





NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.





TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088656 954 페 TII2

#### ATU MASTER CYCLE: EL BUS DMA CYCLE - EXITING

## switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$ (unless otherwise noted)

|                    |                                              |                    | f = 20 MHz                       |     | f = 25 MHz |        | f = 33              | MHz  |    |
|--------------------|----------------------------------------------|--------------------|----------------------------------|-----|------------|--------|---------------------|------|----|
|                    | PARAMETER                                    |                    | TEST V <sub>CC</sub> = 5 V ± 10% |     | Vcc = 5    | V ± 5% | V <sub>CC</sub> = 5 | UNIT |    |
|                    |                                              | CONDITIONS         | MIN                              | MAX | MIN        | MAX    | MIN                 | MAX  |    |
| td36               | Delay time, CLK2IN to HOLD                   |                    | 4                                | 20  | 4          | 18     | 4                   | 15   | ns |
| td38               | Delay time, CLK2IN to DACKn                  |                    | 6                                | 30  | 6          | 27     | 6                   | 22   | ns |
| tdis40             | Disable time, CLK2IN to ADS                  | C <sub>L</sub> = 0 | 5                                | 28  | 5          | 25     | 5                   | 21   | ns |
| tdis42             | Disable time, CLK2IN to EL CMDs <sup>†</sup> | CL = 0             | 5                                | 28  | 5          | 25     | 5                   | 21   | ns |
| t <sub>dis44</sub> | Disable time, CLK2IN to EA31–EA2 and BE3–BE0 | CL = 0             | 5                                | 28  | 5          | 25     | 5                   | 21   | ns |

<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .



<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ . NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.

Figure 10. EL Bus DMA Cycle Waveforms – Exiting



TEXAS INSTR (UC/UP)

## 53E D 🗰 8961722 0088657 890 🗰 TII2

## ATU MASTER CYCLE: EL BUS DMA CYCLE – CASCADE

T-52-33-05

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                    |                                  | f = 20 MHz              | f = 25 MHz     | f = 33 MHz     |      |
|--------------------|----------------------------------|-------------------------|----------------|----------------|------|
|                    |                                  | $V_{CC} = 5 V \pm 10\%$ | VCC = 5 V ± 5% | VCC = 5 V ± 5% | UNIT |
|                    |                                  | MIN MAX                 | MIN MAX        | MIN MAX        | 1    |
| t <sub>su</sub> 35 | Setup time, DREQn before CLK2IN↑ | 15                      | 13             | 11             | ns   |
| th35               | Hold time, DREQn after CLK2IN†   | 5                       | 5              | 5              | ns   |
| t <sub>su37</sub>  | Setup time, HOLDA before CLK2IN↑ | 14                      | 12             | 10             | ns   |
| <sup>t</sup> h37   | Hold time, HOLDA after CLK2IN↑   | 4                       | 4              | 3              | ns   |

## switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                                  |                 | f = 20                | MHz     | f = 25              | MHz    | f = 33              | MHz    |      |
|----------------------------------|-----------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
| PARAMETER                        | TEST CONDITIONS | V <sub>CC</sub> = 5 \ | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                                  |                 | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| td38 Delay time, CLK2IN to DACKn |                 | 6                     | 30      | 6                   | 27     | 6                   | 22     | ns   |



<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .

NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.

#### Figure 11. EL Bus DMA Cycle Waveforms - Cascade



TEXAS INSTR (UC/UP)

#### UC/UP) 53E D B 8961722 0088658 727 TIT2 ATU MASTER CYCLE: AT BUS DMA CYCLE - HOLD REQUEST

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                  | f = 20              | MHz     | f = 25              | MHz    | f = 33              | MHz    |      |
|-------------------|----------------------------------|---------------------|---------|---------------------|--------|---------------------|--------|------|
|                   |                                  | V <sub>CC</sub> = 5 | V ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                   |                                  | MIN                 | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| t <sub>su46</sub> | Setup time, DREQn before SYSCLK† | 15                  |         | 15                  |        | 15                  |        | ns   |

#### switching characteristics, T<sub>A</sub> = 0°C to 70°C, C<sub>L</sub> = 50 pF

|      |                            |                 | f = 20 MHz            |         | f = 25              | MHz    | f = 33              |        |      |
|------|----------------------------|-----------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
|      | PARAMETER                  | TEST CONDITIONS | V <sub>CC</sub> = 5 \ | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|      |                            |                 | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| td36 | Delay time, CLK2IN to HOLD |                 | 4                     | 20      | 4                   | 18     | 4                   | 15     | ns   |



NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.

Figure 12. AT Bus DMA Cycle Waveforms – HOLD Request


#### TEXAS INSTR (UC/UP)

# ) 53E D 🗰 8961722 0088659 663 🗰 TII2

# ATU MASTER CYCLE: AT BUS DMA CYCLE – EL BUS SIGNALS

T-52-33-05

# timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                                                    | f = 20 MHz              | f = 25 MHz             | f = 33 MHz             |      |
|----------------------------------------------------|-------------------------|------------------------|------------------------|------|
|                                                    | $V_{CC} = 5 V \pm 10\%$ | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ | UNIT |
|                                                    | MIN MAX                 | MIN MAX                | MIN MAX                |      |
| t <sub>su37</sub> Setup time, HOLDA before CLK2IN† | 14                      | 12                     | 10                     | ns   |

## switching characteristics, $T_A = 0$ °C to 70°C, $C_L = 50$ pF

|                   |                                                |                 | f = 20 MHz            |                         | f = 25 MHz |                        | f = 33 MHz |                            |    |
|-------------------|------------------------------------------------|-----------------|-----------------------|-------------------------|------------|------------------------|------------|----------------------------|----|
| PARAMETER         |                                                | TEST CONDITIONS | V <sub>CC</sub> = 5 \ | $V_{CC} = 5 V \pm 10\%$ |            | $V_{CC} = 5 V \pm 5\%$ |            | V <sub>CC</sub> = 5 V ± 5% |    |
|                   |                                                |                 | MIN                   | MAX                     | MIN        | MAX                    | MIN        | MAX                        |    |
| td38              | Delay time, CLK2IN to DACKn                    |                 | 6                     | 30                      | 6          | 27                     | 6          | 22                         | ns |
| t <sub>en39</sub> | Enable time, CLK2IN to ADS                     |                 | 5                     | 28                      | 5          | 23                     | 5          | 18                         | ns |
| ten41             | Enable time, CLK2IN to EL CMDs <sup>†</sup>    |                 | 5                     | 28                      | 5          | 23                     | 5          | 18                         | ns |
| t <sub>en43</sub> | Enable time, CLK2IN to EA31-EA2<br>and BE3-BE0 |                 | 5                     | 28                      | 5          | 28                     | 5          | 28                         | ns |

<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .



<sup>†</sup> The EL CMDs are  $M/\overline{IO}$ ,  $W/\overline{R}$ , and  $D/\overline{C}$ .

<sup>‡</sup> The AT CMDs are SMEMW, SMEMR, MEMW, MEMR, IOW, and IOR.

NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.

#### Figure 13. AT Bus DMA Cycle Waveforms – EL Bus Signals



TEXAS INSTR (UC/UP)

53E D 🖿 8961722 0088660 385 🖿 TII2

#### ATU MASTER CYCLE: AT BUS DMA CYCLE – AT BUS SIGNALS

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                  | <br>f = 20 l          | MHz     | f = 25 MHz          |        | f = 33 MHz          |        |      |
|-------------------|----------------------------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
|                   |                                  | V <sub>CC</sub> = 5 V | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
| ļ                 |                                  | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| t <sub>su29</sub> | Setup time, IOCHRDY before ATCLK | 7                     |         | 5                   |        | 5                   |        | ns   |
| th29              | Hold time, IOCHRDY after ATCLK   | <br>12                |         | 10                  |        | 10                  |        | ns   |

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 100 \text{ pF}$ (unless otherwise noted)

|                  |                                                       |                 | f = 20 MHz<br>V <sub>CC</sub> = 5 V ± 10% |     | f = 25 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | f = 33 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|------------------|-------------------------------------------------------|-----------------|-------------------------------------------|-----|------------------------------------------|-----|------------------------------------------|-----|------|
|                  | PARAMETER                                             | TEST CONDITIONS |                                           |     |                                          |     |                                          |     |      |
|                  |                                                       |                 | MIN                                       | MAX | MIN                                      | MAX | MIN                                      | MAX |      |
| td21             | Delay time, ATCLK to BALE and AEN                     | CL = 50 pF      | 8                                         | 25  | 8                                        | 25  | 8                                        | 25  | ns   |
| <sup>t</sup> d24 | Delay time, ATCLK to LA23–LA17,<br>SA19–SA0, and SBHE |                 | 10                                        | 32  | 10                                       | 32  | 10                                       | 32  | ns   |
| td26             | Delay time, ATCLK to IOR                              |                 | 8                                         | 30  | 8                                        | 30  | 8                                        | 30  | ns   |
| td26             | Delay time, ATCLK to IOW, MEMW, and MEMR              |                 | 8                                         | 30  | 8                                        | 30  | 8                                        | 30  | ns   |





Figure 14. AT Bus DMA Cycle Waveforms – AT Bus Signals



TEXAS INSTR (UC/UP)

53E D 🗰 8961722 0088662 158 🛲 TII2

#### ATU MASTER CYCLE: AT BUS DMA CASCADE - RELEASE/CAPTURE

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                  | f = 20 MHz |        | f = 25 MHz          |        | f = 33 MHz |        |      |
|-------------------|----------------------------------|------------|--------|---------------------|--------|------------|--------|------|
|                   |                                  | VCC = 5 V  | i∕±10% | V <sub>CC</sub> = 5 | V ± 5% | Vcc = 5    | V ± 5% | UNIT |
|                   |                                  | MIN        | MAX    | MIN                 | MAX    | MIN        | MAX    |      |
| t <sub>su37</sub> | Setup time, HOLDA before CLK2IN† | 14         |        | 12                  |        | 10         |        | ns   |

# switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 50$ pF(unless otherwise noted)

|                    |                                             |                    | f = 20              | MHz     | f = 25              | MHz    | f = 33              | MHz    |      |
|--------------------|---------------------------------------------|--------------------|---------------------|---------|---------------------|--------|---------------------|--------|------|
|                    | PARAMETER                                   | TEST<br>CONDITIONS | V <sub>CC</sub> = 5 | V ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                    |                                             | CONDITIONS         | MIN                 | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| td38               | Delay time, CLK2IN to DACKn                 |                    | 6                   | 30      | 6                   | 27     | 6                   | 22     | ns   |
| ten39              | Enable time, CLK2IN to ADS                  |                    | 5                   | 28      | 5                   | 23     | 5                   | 18     | ns   |
| ten42              | Enable time, CLK2IN to EL CMDs <sup>†</sup> |                    | 5                   | 28      | 5                   | 25     | 5                   | 21     | ns   |
| t <sub>en44</sub>  | Enable time, CLK2IN to EA31–EA2 and BE3–BE0 |                    | 5                   | 28      | 5                   | 25     | 5                   | 21     | ns   |
| tdis47             | Disable time, ATCLK to AT CMDs <sup>‡</sup> | CL = 0             | 8                   | 35      | 8                   | 35     | 8                   | 35     | ns   |
| <sup>t</sup> dis48 | Disable time, ATCLK to SA19–SA0 and SBHE    | CL = 0             | 8                   | 35      | 8                   | 35     | 8                   | 35     | ns   |
| <sup>t</sup> dis49 | Disable time, MASTER to LA23-LA17           | CL = 0             | 5                   | 22      | 5                   | 22     | 5                   | 22     | ns   |

<sup>†</sup> The EL CMDs are M/IO, W/R, and D/C.

<sup>‡</sup> The AT CMDs are SMEMW, SMEMR, MEMW, MEMR, IOW, and IOR.





<sup>‡</sup> The AT CMDs are SMEMW, SMEMR, MEMR, IOW, and IOR.

NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state.



Figure 15. AT Bus DMA Cascade Waveforms – Capture/Release

# TEXAS INSTR (UC/UP) 53E D 🖬 8961722 0088664 T20 🖬 TII2

#### ATU MASTER CYCLE: AT BUS DMA CASCADE - AT-TO-EL BUS CYCLE CONVERSION

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                                                                   | f = 20 M              | /Hz   | f = 25  | MHz    | f = 33              | MHz    |      |
|-------------------------------------------------------------------|-----------------------|-------|---------|--------|---------------------|--------|------|
|                                                                   | V <sub>CC</sub> = 5 V | ± 10% | Vcc = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                                                                   | MIN                   | MAX   | MIN     | MAX    | MIN                 | MAX    |      |
| t <sub>su50</sub> Setup time, AT CMDs <sup>†</sup> before CLK2IN† | 12                    |       | 10      |        | 10                  |        | ns   |

#### switching characteristics, T<sub>A</sub> = 0°C to 70°C, C<sub>L</sub> = 50 pF (unless otherwise noted)

|      |                                                            |                    | f = 20 MHz<br>V <sub>CC</sub> = 5 V ± 10% |     | f = 25 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | f = 33 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|------|------------------------------------------------------------|--------------------|-------------------------------------------|-----|------------------------------------------|-----|------------------------------------------|-----|------|
|      | PARAMETER                                                  | TEST<br>CONDITIONS |                                           |     |                                          |     |                                          |     |      |
|      |                                                            | CONDITIONS         | MIN                                       | MAX | MIN                                      | MAX | MIN                                      | MAX |      |
| td51 | Delay time, CLK2IN to ADS                                  |                    | 5                                         | 28  | 5                                        | 23  | 5                                        | 18  | ns   |
| td26 | Delay time, AT CMDs <sup>†</sup> to SMEMR/SMEMW            | CL = 100 pF        | 6                                         | 22  | 6                                        | 22  | 6                                        | 22  | ns   |
| td52 | Delay time, AT CMDS <sup>†</sup> to M/IO and W/R           |                    | 5                                         | 28  | 5                                        | 25  | 5                                        | 25  | ns   |
| td53 | Delay time, SA19–SA0 and LA23–LA17 to EA31–EA0 and BE3–BE0 |                    | 5                                         | 28  | 5                                        | 25  | 5                                        | 25  | ns   |

<sup>†</sup> The AT CMDs are MEMW, MEMR, IOW, and IOR.



<sup>†</sup> The AT CMDs are SMEMW, SMEMR, MEMW, MEMR, IOW, and IOR.





TEXAS INSTR (UC/UP)

#### 53E D 🖿 8961722 0088665 967 🖿 TII2

#### ATU MASTER CYCLE: IOCHRDY DRIVE

#### T-52-33-05

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 100 \text{ pF}$ (unless otherwise noted)

|      |                               |                    | $f = 20 \text{ MHz}$ $V_{CC} = 5 \text{ V} \pm 10\%$ |     | f = 25 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | f = 33                 |     |      |
|------|-------------------------------|--------------------|------------------------------------------------------|-----|------------------------------------------|-----|------------------------|-----|------|
|      | PARAMETER                     | TEST CONDITIONS    |                                                      |     |                                          |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|      |                               |                    | MIN                                                  | MAX | MIN                                      | MAX | MIN                    | MAX |      |
| td54 | Delay time, CLK2IN to IOCHRDY |                    | 5                                                    | 28  | 5                                        | 25  | 5                      | 23  | ns   |
| td55 | Delay time, ATCLK to IOCHRDY  | C <sub>L</sub> = 0 | 5                                                    | 30  | 5                                        | 30  | 5                      | 30  | ns   |
| td20 | Delay time, ATCLK to SYSCLK   |                    | 6                                                    | 22  | 6                                        | 22  | 6                      | 22  | ns   |



NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = subsequent state of cycle, and Tx = any state. The AT bus cycle states are as follows: Ti = idle, TS = status cycle, TC = command state, and Tx = any state.

Figure 17. IOCHRDY Drive Waveforms



TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088666 8T3 🔳 TII2

#### DPU INTERFACE: SELECT CODE

T-52-33-05

#### switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|      |                                                     |                    | 1 V c c = 5 V + 10% |     | f = 25 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | f = 33 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     |      |  |
|------|-----------------------------------------------------|--------------------|---------------------|-----|------------------------------------------|-----|------------------------------------------|-----|------|--|
|      | PARAMETER                                           | TEST<br>CONDITIONS |                     |     |                                          |     |                                          |     | UNIT |  |
|      |                                                     |                    | MIN                 | MAX | MIN                                      | MAX | MIN                                      | MAX | 1    |  |
| td56 | Delay time, ATCLK to DPUS3-DPUS1                    |                    | 5                   | 22  | 5                                        | 20  | 5                                        | 20  | ns   |  |
| td57 | Delay time, DPU Control <sup>†</sup> to DPUS3-DPUS1 |                    | 5                   | 27  | 5                                        | 25  | 5                                        | 25  | ns   |  |



<sup>†</sup> The DPU control signals consist of SA0, IOCS16, MEMCS16, XDSEL, and the AT CMDS (SMEMR, SMEMW, MEMR, IOW, and IOR).

#### Figure 18. Select Code Waveforms



T-52-33-05

#### DPU INTERFACE: ATLATCH – AT-TO-EL DATA TRANSFER CYCLE (CPU READ FROM AT BUS, AT-DMA/AT-MASTER WRITE TO EL BUS)

# switching characteristics, $T_A = 0$ °C to 70°C, $C_L = 50$ pF

|                  |                                             |            | f = 20 MHz            |         | f = 25 MHz          |        | f = 33 MHz          |        |      |
|------------------|---------------------------------------------|------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
|                  | PARAMETER                                   | CONDITIONS | V <sub>CC</sub> = 5 \ | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                  |                                             | CONDITIONS | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| td58             | Delay time, ATCLK to ATLATCH                |            | 6                     | 22      | 6                   | 20     | 6                   | 20     | ns   |
| t <sub>d59</sub> | Delay time, AT CMDs <sup>†</sup> to ATLATCH |            | 6                     | 22      | 6                   | 20     | 6                   | 20     | ns   |



<sup>†</sup> The AT CMDs are SMEMR, SMEMW, MEMW, MEMR, IOW, and IOR.

Figure 19. ATLATCH Waveform – AT-to-EL Data Transfer Cycle (CPU Read from AT Bus, AT-DMA/AT-Master Write to EL Bus)



#### TACT83443 AT BUS INTERFACE UNIT (ATU) TEXAS INSTR (UC/UP)

#### 53E D 🔳 8961722 0088668 676 🔳 TII2

#### DPU INTERFACE: ATLATCH – EL-TO-AT DATA TRANSFER CYCLE (CPU WRITE TO AT BUS, AT-DMA/AT-MASTER READ FROM EL BUS)

## switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                                    | f = 20 I              | f = 25 MHz |                     | f = 33 | MHz                 |        |      |
|------------------------------------|-----------------------|------------|---------------------|--------|---------------------|--------|------|
| PARAMETER                          | V <sub>CC</sub> = 5 V | / ± 10%    | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                                    | MIN                   | MAX        | MIN                 | MAX    | MIN                 | MAX    |      |
| td18 Delay time, CLK2IN to ATLATCH | 4                     | 20         | 4                   | 18     | 4                   | 15     | ns   |



Figure 20. ATLATCH – EL-to-AT Data Transfer Cycle Waveforms (CPU Write to AT Bus, AT-DMA/AT-Master Read from EL Bus)



TEXAS INSTR (UC/UP)

TACT83443 (AT BUS INTERFACE UNIT (ATU

53E D 🔳 8961255 0088669 502 🖬 TII2

#### NUMERIC COPROCESSOR: 387 IDENTIFICATION

T-52-33-05

# timing requirements, $T_A = 0^{\circ}C$ to 70°C

|                   |                                |                      |    | f = 20 MHz f = 25 MHz f = 33 |        | MHz                 |        |    |
|-------------------|--------------------------------|----------------------|----|------------------------------|--------|---------------------|--------|----|
|                   |                                | $V_{CC} = 5 V \pm 1$ | 0% | V <sub>CC</sub> = 5          | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% |    |
|                   |                                | MIN M                | AX | MIN                          | MAX    | MIN                 | MAX    | 1  |
| t <sub>su60</sub> | Setup time, NPERR before CLK21 | 7                    |    | 5                            |        | 5                   |        | ns |
| th60              | Hold time, NPERR after CLK21   | 5                    |    | 5                            |        | 5                   |        | ns |

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                  |                           |                 | f = 20 MHz                  |     | f = 25 MHz             |     | f = 33 MHz             |     | T    |  |
|------------------|---------------------------|-----------------|-----------------------------|-----|------------------------|-----|------------------------|-----|------|--|
| PARAMETER        |                           | TEST CONDITIONS | V <sub>CC</sub> = 5 V ± 10% |     | $V_{CC} = 5 V \pm 5\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |  |
|                  |                           |                 | MIN                         | MAX | MIN                    | MAX | MIN                    | MAX |      |  |
| <sup>t</sup> d61 | Delay time, CLK2 to ERROR |                 | 5                           | 22  | 5                      | 20  | 5                      | 18  | ns   |  |
| td62             | Delay time, CLK2 to BUSY  | See Note 5      | 5                           | 22  | 5                      | 20  | 5                      | 18  | ns   |  |
| td63             | Delay time, CLK2 to PEREQ | See Note 5      | 5                           | 22  | 5                      | 20  | 5                      | 18  | ns   |  |

NOTE 5: System has no 387. BUSY is driven by the ATU.



NOTES: 6. If there is a 387 installed, NPERR is sampled low at the falling edge of ERESET. In this case, ERROR is held low until ADS is driven low.

7. When CPUSTEN is high, BUSY is held low for 10 CLK2 cycles after ERESET is driven low.

8. If there is no 387 installed, NPERR is sampled high at the falling edge of ERESET. In this case, BUSY and PEREQ toggle every 16 CLK2 cycles.

#### Figure 21. 387 Identification Waveforms



TEXAS INSTR (UC/UP)

#### 53E D 🖬 8961722 0088670 224 🖬 TII2

#### NUMERIC COPROCESSOR: 387 BUSY/ERROR

T-52-33-05

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                  | f = 20 MHz f =<br>V <sub>CC</sub> = 5 V ± 10% V <sub>CC</sub> = |         | f = 25              | MHz    | f = 33              | MHz    |      |
|-------------------|----------------------------------|-----------------------------------------------------------------|---------|---------------------|--------|---------------------|--------|------|
|                   |                                  | V <sub>CC</sub> = 5                                             | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                   |                                  | MIN                                                             | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| t <sub>su64</sub> | Setup time, NPBUSY before NPERR↓ | 7                                                               |         | 5                   |        | 5                   |        | ns   |
| th64              | Hold time, NPBUSY after NPERR↓   | 5                                                               |         | 5                   |        | 5                   |        | ns   |

## switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 50 \text{ pF}$

|      |                              |                 | f = 20                | MHz     | f = 25              | MHz    | f = 33              | MHz    |      |
|------|------------------------------|-----------------|-----------------------|---------|---------------------|--------|---------------------|--------|------|
|      | PARAMETER                    | TEST CONDITIONS | V <sub>CC</sub> = 5 \ | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|      |                              |                 | MIN                   | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| td65 | Delay time, NPBUSY to BUSY   |                 | 4                     | 20      | 4                   | 18     | 4                   | 15     | ns   |
| td66 | Delay time, IOW to BUSY      | See note        | 5                     | 25      | 5                   | 25     | 5                   | 25     | ns   |
| td67 | Delay time, NPPEREQ to PEREQ |                 | 4                     | 20      | 4                   | 18     | 4                   | 15     | ns   |
| td68 | Delay time, NPBUSY to PEREQ  |                 | 4                     | 20      | 4                   | 18     | 3                   | 15     | ns   |
| td69 | Delay time, IOW to PEREQ     | See note        | 5                     | 22      | 5                   | 20     | 5                   | 18     | ns   |

NOTE: Address on SA19-SA0 = 00F0h or 00F1h.







TEXAS INSTR (UC/UP)

# 53E D 🖿 8961722 0088671 160 페 TII2

NONMASKABLE INTERRUPT (NMI)

T-52-33-05

# timing requirements, $T_A = 0^{\circ}C$ to 70°C

|          | f = 20 MHz              | f = 25 MHz             | f = 33 MHz             |      | 1 |
|----------|-------------------------|------------------------|------------------------|------|---|
|          | $V_{CC} = 5 V \pm 10\%$ | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ | UNIT |   |
|          | MIN MAX                 | MIN MAX                | MIN MAX                | 1    |   |
| , IOCHCK | 10                      | 8                      | 8                      | ns   | 1 |

# switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 50 \text{ pF}$

|                  |                           |                 | f = 20                  | MHz | f = 25                 | MHz | f = 33                 | MHz |      |
|------------------|---------------------------|-----------------|-------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        |                           | TEST CONDITIONS | $V_{CC} = 5 V \pm 10\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|                  |                           |                 | MIN                     | MAX | MIN                    | MAX | MIN                    | MAX |      |
| td71             | Delay time, CLK2IN to NMI |                 | 5                       | 22  | 5                      | 20  | 5                      | 18  | ns   |
| td72             | Delay time, IOCHCK to NMI |                 | 8                       | 40  | 8                      | 40  | 8                      | 40  | ns   |
| t <sub>d73</sub> | Delay time, IOW to NMI    | See note        | 8                       | 40  | 8                      | 40  | 8                      | 40  | ns   |

NOTE: Address on SA19-SA0 = 0061h or 0070h.



Figure 23. Nonmaskable Interrupt (NMI) Waveforms



TEXAS INSTR (UC/UP)

#### 53E D 🔳 8961722 0088672 0T7 📰 TII2

#### A20GATE/A20GOUT

T-52-33-05

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                    | f = 20 MHz              | f = 25 MHz             | f = 33 MHz             |      |
|-------------------|------------------------------------|-------------------------|------------------------|------------------------|------|
|                   |                                    | $V_{CC} = 5 V \pm 10\%$ | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ | UNIT |
|                   |                                    | MIN MAX                 | MIN MAX                | MIN MAX                |      |
| t <sub>su74</sub> | Setup time, A20GATE before CLK2IN↑ | 10                      | 8                      | 8                      | ns   |
| th74              | Hold time, A20GATE after CLK2IN†   | 7                       | 5                      | 5                      | ns   |

## switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                                   |                 | f = 20 MHz<br>V <sub>CC</sub> = 5 V ± 10% |     | f = 25 MHz<br>V <sub>CC</sub> = 5 V ± 5% |     | f = 33                       |     |      |
|-----------------------------------|-----------------|-------------------------------------------|-----|------------------------------------------|-----|------------------------------|-----|------|
| PARAMETER                         | TEST CONDITIONS |                                           |     |                                          |     | $V_{\rm CC} = 5 \ V \pm 5\%$ |     | UNIT |
|                                   |                 | MIN                                       | MAX | MIN                                      | MAX | MIN                          | MAX |      |
| td75 Delay time, CLK2IN to A20OUT |                 | 4                                         | 20  | 4                                        | 18  | 4                            | 16  | ns   |



Figure 24. A20GATE/A20GOUT Waveforms



EXAS INSTR (UC/UP)

# 53E D 🗰 8961722 0088673 T33 🛲 TII2

#### FLUSH

T-52-33-05

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                                  | f = 20                        | MHz | f = 25                 | MHz | f = 33                 | MHz |      |
|----------------------------------|-------------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER                        | V <sub>CC</sub> = 5 V ± 10% V |     | $V_{CC} = 5 V \pm 5\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|                                  | MIN                           | MAX | MIN                    | MAX | MIN                    | MAX |      |
| td76 Delay time, CLK2IN to FLUSH | 4                             | 20  | 4                      | 18  | 4                      | 16  | ns   |







TEXAS INSTR (UC/UP)

# 53E D 🗰 8961722 0088674 97T 🖬 TII2

**INTERRUPTS** 

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                                            | f = 20 MHz              | f = 25 MHz             | f = 33 MHz             |      |
|--------------------------------------------|-------------------------|------------------------|------------------------|------|
|                                            | $V_{CC} = 5 V \pm 10\%$ | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ | UNIT |
|                                            | MIN MAX                 | MIN MAX                | MIN MAX                |      |
| twL77 Pulse duration, IRQn and IRQ13X low  | 30                      | 30                     | 30                     | ns   |
| twH77 Pulse duration, IRQn and IRQ13X high | 60                      | 60                     | 60                     | ns   |
| twL78 Pulse duration, NPERR low            | 60                      | 60                     | 60                     | ns   |
| twH78 Pulse duration, NPERR high           | 30                      | 30                     | 30                     | ns   |

## switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

|                               |                 |                             | f = 20 MHz |                        | MHz | f = 33                 |     |      |
|-------------------------------|-----------------|-----------------------------|------------|------------------------|-----|------------------------|-----|------|
| PARAMETER                     | TEST CONDITIONS | V <sub>CC</sub> = 5 V ± 10% |            | $V_{CC} = 5 V \pm 5\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|                               |                 | MIN                         | MAX        | MIN                    | MAX | MIN                    | MAX |      |
| td79 Delay time, IRQn to INTR |                 | 8                           | 50         | 8                      | 50  | 8                      | 50  | ns   |



#### Figure 26. Interrupt Waveforms



TEXAS INSTR (UC/UP)

#### 53E D 🛤 8961722 0088675 806 MITI2

#### OSC\_12/SPEAKER

T-52-33-05

switching characteristics,  $T_A = 0^{\circ}C$  to 70°C,  $C_L = 50 \text{ pF}$ 

|                  |                               |                 | f = 20                  | MHz | f = 25                 | MHz | f = 33                       | MHz |      |
|------------------|-------------------------------|-----------------|-------------------------|-----|------------------------|-----|------------------------------|-----|------|
| PARAMETER        |                               | TEST CONDITIONS | $V_{CC} = 5 V \pm 10\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | > V <sub>CC</sub> = 5 V ± 5% |     | UNIT |
|                  |                               |                 | MIN                     | MAX | MIN                    | MAX | MIN                          | MAX |      |
| <sup>t</sup> d80 | Delay time, OSC_1 to OSC_12   |                 | 5                       | 25  | 5                      | 25  | 5                            | 25  | ns   |
| <sup>t</sup> d81 | Delay time, OSC_12 to SPEAKER |                 | 10                      | 55  | 10                     | 55  | 10                           | 55  | ns   |







TEXAS INSTR (UC/UP)

#### 53E D 🗰 8961722 0088676 742 🖬 TII2

PERIPHERALS: READ/WRITE CYCLE

# timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                   |                                             | f = 20 MHz              | f = 25 MHz             | f = 33 MHz             |      |
|-------------------|---------------------------------------------|-------------------------|------------------------|------------------------|------|
|                   |                                             | $V_{CC} = 5 V \pm 10\%$ | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ | UNIT |
|                   |                                             | MIN MAX                 | MIN MAX                | MIN MAX                |      |
| t <sub>su82</sub> | Setup time, SA19-SA0 and AEN before IOR/IOW | 30                      | 30                     | 30                     | ns   |
| th82              | Hold time, SA19–SA0 and AEN after IOR/IOW   | 20                      | 20                     | 20                     | ns   |
| tw83              | Pulse duration, IOR/IOW high or low         | 120                     | 120                    | 120                    | ns   |
| t <sub>su86</sub> | Setup time, XD7–XD0 before IOW              | 10                      | 10                     | 10                     | ns   |
| th86              | Hold time, XD7–XD0 after IOW                | 10                      | 10                     | 10                     | ns   |

# switching characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $C_L = 50 \text{ pF}$

| [      | PARAMETER                                    |            | f = 20                                           | MHz | f = 25                 | MHz | f = 33                 | MHz |      |
|--------|----------------------------------------------|------------|--------------------------------------------------|-----|------------------------|-----|------------------------|-----|------|
| -      |                                              |            | TEST<br>CONDITIONS V <sub>CC</sub> = 5 V ± 10% V |     | $V_{CC} = 5 V \pm 5\%$ |     | $V_{CC} = 5 V \pm 5\%$ |     | UNIT |
|        |                                              | CONDITIONS | MIN                                              | MAX | MIN                    | MAX | MIN                    | MAX |      |
| ta84   | Access time, IOR and IOW to XD7-XD0          |            | 8                                                | 100 | 8                      | 100 | 8                      | 100 | ns   |
| tdis85 | Disable time, IOR and IOW to XD7-XD0         |            | 7                                                | 35  | 7                      | 35  | 7                      | 35  | ns   |
| td87   | Delay time, XD7XD0 to KEYBCS                 |            | 4                                                | 20  | 4                      | 20  | 8                      | 40  | ns   |
| td88   | Delay time, SA19–SA0 and AEN to KEYBCS       |            | 8                                                | 40  | 8                      | 40  | 8                      | 40  | ns   |
| td89   | Delay time, SA19–SA0 and AEN to<br>PCS1–PCS3 |            | 8                                                | 40  | 8                      | 40  | 8                      | 40  | ns   |



TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088677 689 🖬 TII2



Figure 28. Peripheral Read/Write Cycle Waveforms



#### TEXAS INSTR (UC/UP)

# 53E D 🖿 8961722 0088678 515 🍽 TII2

#### WRITE CYCLE: CPU/CACHE CONTROLLER HOST

# timing requirements, V<sub>CC</sub> = 5 V ±10%, T<sub>A</sub> = 0°C to 70°C

|                   |                                    | MIN MAX | UNIT |
|-------------------|------------------------------------|---------|------|
| t <sub>su1</sub>  | Setup time, D15-D0 before WBCLK†   | 5       | ns   |
| tht               | Hold time, D15-D0 after WBCLK†     | 2       | ns   |
| t <sub>w2</sub>   | Pulse duration, WBCLK high or low  | 10      | ns   |
| tw7L              | Pulse duration, ATLATCH low        | 10      | ns   |
| t <sub>su8</sub>  | Setup time, D15-D0 before ATLATCH↑ | 5       | ns   |
| t <sub>h8</sub>   | Hold time, D15-D0 after ATLATCH1   | 2       | ns   |
| t <sub>su</sub> 9 | Delay time, WBCLK to ATLATCH       | 9       | ns   |

# switching characteristics, $V_{CC}$ = 5 V $\pm 10\%,$ $T_A$ = 0°C to 70°C, and $C_L$ = 100 pF (unless otherwise noted)

|                   | PARAMETER                           | TEST CONDITIONS        | MIN | MAX | UNIT |
|-------------------|-------------------------------------|------------------------|-----|-----|------|
| ten3              | Enable time, ED15-ED0 from DOE      |                        | 4   | 18  | ns   |
| tdis3             | Disable time, ED15-ED0 from DOE     | C <sub>L</sub> = 50 pF | 4   | 18  | ns   |
| ten4              | Enable time, ED15-ED0 from BT/R     |                        | 4   | 18  | ns   |
| <sup>t</sup> dis4 | Disable time, ED15-ED0 from BT/R    | C <sub>L</sub> = 50 pF | 4   | 18  | ns   |
| td5               | Delay time, WBCLK to ED15-ED0       |                        | 3   | 16  | ns   |
| <sup>t</sup> d6   | Delay time, D15-D0 to ED15-ED0      |                        | 3   | 16  | ns   |
| td10              | Delay time, ATLATCH to SD15-SD0     |                        | 4   | 15  | ns   |
| td11              | Delay time, DPUS3-DPUS1 to SD15-SD0 |                        | 4   | 18  | ns   |
| td12              | Delay time, WBCLK to SD15-SD0       |                        | 5   | 20  | ns   |
| td13              | Delay time, D15-D0 to SD15-SD0      |                        | 5   | 20  | ns   |
| td14              | Delay time, ATLATCH to XD7-XD0      |                        | 4   | 15  | ns   |
| td15              | Delay time, DPUS3-DPUS1 to XD7-XD0  |                        | 4   | 18  | ns   |
| td16              | Delay time, WBCLK to XD7-XD0        |                        | 5   | 20  | ns   |
| td17              | Delay time, D15-D0 to XD7-XD0       |                        | 5   | 20  | ns   |



TEXAS INSTR (UC/UP) 53E D 🖬 8961722 0088679 451 🖬 TII2

T-52-33-05



Figure 29. Write Cycle Waveforms – CPU/Cache Controller Host



TEXAS INSTR (UC/UP)

53E D 🖿 8961722 0088680 173 🖬 TII2

#### **READ CYCLE: CPU/CACHE CONTROLLER HOST**

# timing requirements, V\_CC = 5 V ±10%, T\_A = 0°C to 70°C

|                   |                                         | MIN MAX | UNIT |
|-------------------|-----------------------------------------|---------|------|
| t <sub>su24</sub> | Setup time, DPUS3-DPUS1 before ATLATCH1 | 10      | ns   |
| th24              | Hold time, DPUS3-DPUS1 after ATLATCH1   | 5       | ns   |
| t <sub>su26</sub> | Setup time, SD15-SD0 before ATLATCH↑    | 7       | ns   |
| th26              | Hold time, SD15-SD0 after ATLATCH1      | 2       | ns   |
| t <sub>su28</sub> | Setup time, XD7-XD0 before ATLATCH↑     | 6       | ns   |
| th28              | Hold time, XD7-XD0 after ATLATCH↑       | 2       | ns   |

# switching characteristics, V<sub>CC</sub> = 5 V ±10%, T<sub>A</sub> = 0°C to 70°C, and C<sub>L</sub> = 50 pF

|                   | PARAMETER                         | TEST CONDITIONS | MIN | MAX | UNIT |
|-------------------|-----------------------------------|-----------------|-----|-----|------|
| ten18             | Enable time, D15-D0 from DOE      |                 | 4   | 16  | ns   |
| tdis18            | Disable time, D15-D0 from DOE     |                 | 4   | 16  | ns   |
| t <sub>en19</sub> | Enable time, D15-D0 from BT/R     |                 | 4   | 16  | ns   |
| tdis19            | Disable time, D15-D0 from BT/R    |                 | 4   | 16  | ns   |
| td20              | Delay time, ED15-ED0 to D15-D0    |                 | 4   | 13  | ns   |
| td21              | Delay time, SATB to D15-D0        |                 | 4   | 13  | ns   |
| td22              | Delay time, ATLATCH to D15-D0     |                 | 4   | 13  | ns   |
| td23              | Delay time, DPUS3-DPUS1 to D15-D0 |                 | 8   | 25  | ns   |
| td25              | Delay time, SD15–SD0 to D15-D0    |                 | 6   | 20  | ns   |
| t <sub>d27</sub>  | Delay time, XD7–XD0 to D15-D0     |                 | 6   | 20  | ns   |



TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088681 00T 페 TII2

T-52-33-05



Figure 30. Read Cycle Waveforms – CPU/Cache Controller Host



# TEXAS INSTR (UC/UP) 53E D 🖬 8961722 0088682 T46 🖬 TII2

#### EL-TO-EL OR EL-TO-AT DATA TRANSFER: DMA CONTROLLER/EL MASTER HOST (DOE HIGH, BT/R IRRELEVANT, SATB LOW)

#### timing requirements, $V_{CC}$ = 5 V ±10%, $T_A$ = 0°C to 70°C

| [                 |                                      | MIN | MAX | UNIT |
|-------------------|--------------------------------------|-----|-----|------|
| t <sub>su29</sub> | Setup time, ED15-ED0 before ATLATCH† | 6   |     | ns   |
| th29              | Hold time, ED15-ED0 after ATLATCH†   | 2   |     | ns   |

## switching characteristics, $V_{CC}$ = 5 V ±10%, $T_A$ = 0°C to 70°C, and $C_L$ = 100 pF

|      | PARAMETER                           | TEST CONDITIONS | MIN | MAX | UNIT |
|------|-------------------------------------|-----------------|-----|-----|------|
| td30 | Delay time, ED15-ED0 to SD15-SD0    |                 | 6   | 22  | ns   |
| td10 | Delay time, ATLATCH to SD15-SD0     |                 | 4   | 15  | ns   |
| td11 | Delay time, DPUS3-DPUS1 to SD15-SD0 |                 | 4   | 18  | ns   |
| td31 | Delay time, ED15–ED0 to XD7-XD0     |                 | 6   | 22  | ns   |
| td14 | Delay time, ATLATCH to XD7-XD0      |                 | 4   | 15  | ns   |
| td15 | Delay time, DPUS1-DPUS3 to XD7-XD0  |                 | 4   | 18  | ns   |



Figure 31. EL-to-EL or EL-to-AT Data Transfer Waveforms: DMA Controller/EL Master Host ( $\overline{DOE}$  High, BT/ $\overline{R}$  Irrelevant, SATB Low)



#### TEXAS INSTR (UC/UP) 53E D ■ 8961722 0088683 982 ■ TII2 AT-TO-EL DATA TRANSFER: DMA CONTROLLER/AT MASTER HOST (DOE HIGH, BT/R IRRELEVANT)

# timing requirements, $V_{CC}$ = 5 V ±10%, T<sub>A</sub> = 0°C to 70°C

|                   |                                          | MIN MAX | UNIT |
|-------------------|------------------------------------------|---------|------|
| t <sub>su24</sub> | Setup time, DPUS3-DPUS1 before ATLATCH 1 | 10      | ns   |
| <sup>t</sup> h24  | Hold time, DPUS3-DPUS1 after ATLATCH1    | 5       | ns   |
| t <sub>su26</sub> | Setup time, SD15-SD0 before ATLATCH↑     | 7       | ns   |
| th26              | Hold time, SD15-SD0 after ATLATCH↑       | 2       | ns   |
| t <sub>su28</sub> | Setup time, XD7-XD0 before ATLATCH↑      | 6       | ns   |
| th28              | Hold time, XD7-XD0 after ATLATCH1        | 2       | ns   |

# switching characteristics, V<sub>CC</sub> = 5 V ±10%, T<sub>A</sub> = 0°C to 70°C, and C<sub>L</sub> = 100 pF

|                   | PARAMETER                           | TEST CONDITIONS | MIN | MAX | UNIT |
|-------------------|-------------------------------------|-----------------|-----|-----|------|
| t <sub>en32</sub> | Enable time, ED15-ED0 from SATB     |                 | 4   | 15  | ns   |
| tdis32            | Disable time, ED15-ED0 from SATB    |                 | 4   | 15  | ns   |
| td33              | Delay time, ATLATCH to ED15-ED0     |                 | 4   | 15  | ns   |
| td34              | Delay time, DPUS3-DPUS1 to ED15-ED0 |                 | 8   | 25  | ns   |
| t <sub>d35</sub>  | Delay time, SD15-SD0 to ED15-ED0    |                 | 6   | 20  | ns   |
| td36              | Delay time, XD7XD0 to ED7-ED0       |                 | 6   | 20  | ns   |



Figure 32. AT-to-EL Data Transfer: DMA Controller/EL Master Host (DOE High, BT/R Irrelevant)



TEXAS INSTR (UC/UP)

#### 53E D 8961722 0088684 819 TII2 PARITY GENERATION

switching characteristics,  $V_{CC}$  = 5 V  $\pm 10\%,$   $T_A$  = 0°C to 70°C, and  $C_L$  = 100 pF (unless otherwise noted)

|                   | PARAMETER                             | TEST CONDITIONS | MIN | MAX | UNIT |
|-------------------|---------------------------------------|-----------------|-----|-----|------|
| t <sub>en37</sub> | Enable time, MDPH, MDPL from LW/R     |                 | 5   | 18  | ns   |
| tdis37            | Disable time, MDPH, MDPL from LW/R    | CL = 50 pF      | 5   | 18  | ns   |
| td38              | Delay time, WBCLK to MDPH, MDPL       |                 | 4   | 15  | ns   |
| t <sub>d39</sub>  | Delay time, D15-D0 to MDPH, MDPL      |                 | 4   | 18  | ns   |
| td40              | Delay time, ED15-ED0 to MDPH, MDPL    |                 | 4   | 18  | ns   |
| td41              | Delay time, ATLATCH to MDPH, MDPL     |                 | 4   | 15  | ns   |
| td42              | Delay time, DPUS3-DPUS1 to MDPH, MDPL |                 | 8   | 25  | ns   |
| td43              | Delay time, SD15–SD0 to MDPH, MDPL    |                 | 6   | 22  | ns   |
| td44              | Delay time, XD7-XD0 to MDPH, MDPL     |                 | 6   | 22  | ns   |



Figure 33. Parity Generation Waveforms



TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088685 755 🔳 TII2

PARITY CHECK

T-52-33-05

# timing requirements, $V_{CC} = 5 V \pm 10\%$ , $T_A = 0^{\circ}C$ to 70°C (unless otherwise noted)

|                   | P                                  | ARAMETERS                             |                                       |                                        | MIN | MAX | UNIT |
|-------------------|------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|-----|-----|------|
|                   |                                    | $V_{CC} = 5 V \pm 10\%$ ,             | f = 20 MHz,                           | V <sub>ref</sub> = V <sub>CC/2</sub> † | 8   |     |      |
| t <sub>w45</sub>  | Pulse duration, CLK2 high or low   | $V_{CC} = 5 V \pm 5\%$ ,              | f = 25 MHz,                           | V <sub>ref</sub> = V <sub>CC/2</sub> † | 6   |     | ns   |
|                   |                                    | $V_{CC} = 5 V \pm 5\%$ ,              | f = 33 MHz,                           | V <sub>ref</sub> = V <sub>CC/2</sub> † | 6   |     |      |
|                   |                                    | $V_{CC} = 5 V \pm 10\%$ ,             | f = 20 MHz                            |                                        | 25  |     |      |
| t <sub>c45</sub>  | Cycle time, CLK2                   | $V_{CC} = 5 V \pm 5\%$ ,              | f = 25 MHz                            | · · · · · · · · · · · · · · · · · · ·  | 15  |     | ns   |
|                   |                                    | $V_{CC} = 5 V \pm 5\%$ ,              | f = 33 MHz                            |                                        | 15  |     |      |
| t <sub>su46</sub> | Setup time, ED15–ED0 before CLK2↑  |                                       |                                       |                                        | 4   |     | ns   |
| <sup>t</sup> h46  | Hold time, ED15–ED0 after CLK2↑    |                                       |                                       |                                        | 2   |     | ns   |
| t <sub>su47</sub> | Setup time, MDPH, MDPL before CLK2 | 1                                     |                                       |                                        | 4   |     | ns   |
| <sup>t</sup> h47  | Hold time, MDPH, MDPL after CLK2↑  |                                       |                                       |                                        | 2   |     | ns   |
| t <sub>su48</sub> | Setup time, READY before CLK21     |                                       | ·····                                 |                                        | 5   |     | ns   |
| th48              | Hold time, READY after CLK21       |                                       | · · · · · · · · · · · · · · · · · · · |                                        | 2   |     | ns   |
| t <sub>su49</sub> | Setup time, LW/R before CLK2↑      |                                       |                                       |                                        | 3   |     | ns   |
| th49              | Hold time, LW/R after CLK2↑        | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · |                                        | 2   |     | ns   |

 $^{\dagger}V_{ref}$  is the reference voltage with respect to which the time intervals are defined.

# switching characteristics, $V_{CC}$ = 5 V ±10%, $T_A$ = 0°C to 70°C, and $C_L$ = 50 pF

| PARAMETER                                         | TEST CONDITIONS | MIN | MAX | UNIT |
|---------------------------------------------------|-----------------|-----|-----|------|
| t <sub>d50</sub> Delay time, CLK2 to MPCKH, MPCKL |                 | 3   | 12  | ns   |



Figure 34. Parity Check Waveforms



TEXAS INSTR (UC/UP)

#### 53E D 🔳 8961722 0088686 691 🔳 TII2

#### SD OR XD DATA TRANSFERS

switching characteristics,  $V_{CC}$  = 5 V ±10%,  $T_A$  = 0°C to 70°C, and  $C_L$  = 100 pF (unless otherwise noted)

|                    | PARAMETER                               | TEST CONDITIONS        | MIN | MAX | UNIT |
|--------------------|-----------------------------------------|------------------------|-----|-----|------|
| t <sub>en51</sub>  | Enable time, SD15-SD8 from DPUS3-DPUS1  |                        | 4   | 18  | ns   |
| tdis51             | Disable time, SD15-SD8 from DPUS3-DPUS1 | CL = 50 pF             | 4   | 18  | ns   |
| td52               | Delay time, SD7-SD0 to SD15-SD8         |                        | 4   | 18  | ns   |
| td53               | Delay time, XD7-XD0 to SD15-SD8         |                        | 4   | 18  | ns   |
| t <sub>en54</sub>  | Enable time, SD7-SD0 from DPUS3-DPUS1   |                        | 4   | 18  | ns   |
| tdis54             | Disable time, SD7-SD0 from DPUS3-DPUS1  | C <sub>L</sub> = 50 pF | 4   | 18  | ns   |
| td55               | Delay time, SD15-SD8 to SD7-SD0         |                        | 4   | 18  | ns   |
| td56               | Delay time, XD7-XD0 to SD7-SD0          |                        | 4   | 18  | ns   |
| ten57              | Enable time, XD7-XD0 from DPUS3-DPUS1   |                        | 4   | 18  | ns   |
| <sup>t</sup> dis57 | Disable time, XD7-XD0 from DPUS3-DPUS1  | CL = 50 pF             | 4   | 18  | ns   |
| td58               | Delay time, SD7-SD0 to XD7-XD0          |                        | 4   | 18  | ns   |
| td59               | Delay time, SD15-SD8 to XD7-XD0         |                        | 4   | 18  | ns   |



NOTE: A, B, C, and D represent specific bytes being transferred

#### Figure 35. SD or XD Data Transfer Waveforms



#### TEXAS INSTR (UC/UP)

#### 53E D ■ 8961722 0088687 528 ■ TII2 CLK2/ERESET

T-52-33-05

# timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                  |                                  |                                       | f = 20    | MHz     | f = 25              | MHz    | f = 33              | MHz    |      |
|------------------|----------------------------------|---------------------------------------|-----------|---------|---------------------|--------|---------------------|--------|------|
|                  |                                  | TEST CONDITIONS                       | Vcc = 5 \ | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                  |                                  |                                       | MIN       | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |
| <sup>t</sup> c1  | Cycle time, CLK2                 |                                       | 25        |         | 20                  |        | 15                  |        | ns   |
| t <sub>w1</sub>  | Pulse duration, CLK2 high or low | V <sub>ref</sub> = V <sub>CC</sub> /2 | 9         |         | 7                   |        | 6                   |        | ns   |
| t <sub>su2</sub> | Setup time, ERESET before CLK21  |                                       | 9         |         | 7                   |        | 6                   |        | ns   |
| th2              | Hold time, ERESET after CLK21    |                                       | 4         |         | 3                   |        | 3                   |        | ns   |

 $^{\dagger}$  V<sub>ref</sub> is the reference voltage with respect to which the time intervals are defined.



Figure 36. CLK2/ERESET Waveforms



#### T-52-33-05

#### TACT83442 MEMORY CONTROL UNIT (MCU)

TEXAS INSTR (UC/UP)

#### 53E D ■ 8961722 0088688 464 ■ TII2 EL BUS INTERFACE

#### timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                  |                                                                        | f = 20 MHz      | f = 25 MHz             | f = 33 MHz             |      |
|------------------|------------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
|                  |                                                                        | VCC = 5 V ± 10% | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ | UNIT |
|                  |                                                                        | MIN MAX         | MIN MAX                | MIN MAX                |      |
| t <sub>su3</sub> | Setup time, ADS before CLK21                                           | 14              | 11                     | 8                      | ns   |
| t <sub>h</sub> 3 | Hold time, ADS after CLK2↑                                             | 4               | 3                      | 3                      | ns   |
| t <sub>su4</sub> | Setup time, EL CMDs <sup>†</sup> before CLK2↑                          | 14              | 11                     | 8                      | ns   |
| t <sub>h4</sub>  | Hold time, EL CMDs <sup>†</sup> after CLK2↑                            | 3               | 3                      | 3                      | ns   |
| t <sub>su5</sub> | Setup time, A2-A31 (including gated A20) before CLK2↑                  | 16              | 12                     | 8                      | ns   |
| th5              | Hold time, A2-A31 (including gated A20) after CLK21                    | 3               | 3                      | 3                      | ns   |
| t <sub>su6</sub> | Setup time, A2–A31 (including gated A20) before CLK2↑<br>(See Note 9)  | 35              | 32                     | 30                     | ns   |
| t <sub>su7</sub> | Setup time, A2–A31 (including gated A20) before CLK2↑<br>(See Note 10) | 35              | 32                     | 30                     | ns   |
| t <sub>su8</sub> | Setup time, BE3–BE0 before CLK2↑                                       | 16              | 14                     | 11                     | ns   |
| t <sub>h8</sub>  | Hold time, BE3–BE0 after CLK2↑                                         | 4               | 3                      | 3                      | ns   |
| tsu12            | Setup time, D15–D0 before CLK2 <sup>↑</sup>                            | 5               | 5                      | 5                      | ns   |
| th12             | Hold time, D15–D0 after CLK2†                                          | 6               | 6                      | 6                      | ns   |

<sup>†</sup> The EL CMDs consist of W/R, M/IO, and D/C.

NOTES: 9. RAS/CAS active point is at the center of T2/T1P (RCAP bit of DRAM control register = 0).

10. RAS/CAS active point is at the end of T2/T1P (RCAP bit of DRAM control register = 1).

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 15 \text{ pF}$ (unless otherwise noted)

|                    |                                           |                         | f = 20 MHz |         | f = 25 MHz          |        | f = 33 MHz          |        |      |  |
|--------------------|-------------------------------------------|-------------------------|------------|---------|---------------------|--------|---------------------|--------|------|--|
| PARAMETER          |                                           | CONDITIONS              | VCC = 5 \  | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |  |
|                    |                                           |                         |            | MAX     | MIN                 | MAX    | MIN                 | MAX    |      |  |
| t <sub>d9</sub>    | Delay time, CLK2 to READYO                |                         | 5          | 16      | 5                   | 13     | 5                   | 12     | ns   |  |
| <sup>t</sup> d10   | Delay time, A2-A31, M/IO, and D/C to LAP  |                         | 5          | 35      | 5                   | 32     | 5                   | 29     | ns   |  |
| td11               | Delay time, A2-A31, M/IO, and D/C to LANP |                         | 5          | 24      | 5                   | 21     | 5                   | 19     | ns   |  |
| ten13              | Enable time, CLK2 to D15–D0               | C <sub>L</sub> = 100 pF | 4          | 25      | 4                   | 20     | 4                   | 20     | ns   |  |
| <sup>t</sup> dis14 | Disable time, CLK2 to D15-D0              | CL = 0                  | 4          | 25      | 4                   | 20     | 4                   | 20     | ns   |  |
| ta15               | Access time, CLK2 to D15–D0               | C <sub>L</sub> = 100 pF |            | 60      |                     | 50     |                     | 50     | ns   |  |



TEXAS INSTR (UC/UP) 53E D SIIT M 076 P838800 25719P8 T-52-33-05 EL STATE T1/T2P T2/T1P T2/T2P Τх CLK2 t<sub>su3</sub> th3 ADS t<sub>su4</sub> th4 EL CMDs t<sub>su5</sub> t<sub>h5</sub> t<sub>su6</sub> t<sub>su7</sub> A31-A2 t<sub>su8</sub> t<sub>h8</sub> BE3-BE0



NOTE: The EL bus cycle states are as follows: Ti = idle, T1 = first state of cycle, T2 = second state of cycle, T1P = first state of cycle in pipelined mode, T2P = subsequent state of cycle in pipelined mode, Tx = any state.
† The EL CMDs consist of W/R, M/IO, and D/C.

Figure 37. EL Bus Interface Waveforms



TEXAS INSTR (UC/UP)

# 53E **▶** ■ 8961722 0088690 012 ■ TII2 EL BUS INTERFACE – READY

## timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                                      | f = 20 MHz                    |    | f = 25              | MHz    | f = 33 MHz          |        |      |
|--------------------------------------|-------------------------------|----|---------------------|--------|---------------------|--------|------|
|                                      | $V_{CC} = 5 V \pm 10\% V_{C}$ |    | V <sub>CC</sub> = 5 | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                                      | MIN M                         | AX | MIN                 | MAX    | MIN                 | MAX    |      |
| tsu16 Setup time, READY before CLK2↑ | 16                            |    | 13                  |        | 10                  |        | ns   |
| th16 Hold time, READY after CLK21    | 4                             |    | 3                   |        | 3                   |        | ns   |



Figure 38. EL Bus Interface Waveforms – READY



TEXAS INSTR (UC/UP)

#### 53E D ■ 8961722 0088691 T59 ■ TII2 • MEMORY INTERFACE

T-52-33-05

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$ (unless otherwise noted)

| (                |                                |                         | f = 20 MHz            |         | f = 20 MHz f = 25 MHz |        | f = 33  |        |      |
|------------------|--------------------------------|-------------------------|-----------------------|---------|-----------------------|--------|---------|--------|------|
| }                | PARAMETER                      | TEST CONDITIONS         | V <sub>CC</sub> = 5 \ | / ± 10% | V <sub>CC</sub> = 5   | V ± 5% | Vcc = 5 | V ± 5% | UNIT |
|                  |                                |                         | MIN                   | MAX     | MIN                   | MAX    | MIN     | MAX    |      |
| td17             | Delay time, CLK2 to RAS3-RAS0  | CL = 150 pF             | 4                     | 25      | 4                     | 22     | 4       | 22     | ns   |
| <sup>t</sup> d18 | Delay time, CLK2 to CAS7-CAS0  | CL = 75 pF              | 4                     | 20      | 4                     | 18     | 4       | 18     | ns   |
| td19             | Delay time, CLK2 to MA10-MA0   | CL = 250 pF             | 5                     | 30      | 5                     | 26     | 5       | 24     | ns   |
| td20             | Delay time, A31-A2 to MA10-MA0 | C <sub>1</sub> = 250 pF | 5                     | 39      | 5                     | 35     | 5       | 32     | ns   |
| td21             | Delay time, CLK2 to WE         | CL = 250 pF             | 5                     | 30      | 5                     | 26     | 5       | 24     | ns   |
| t <sub>d22</sub> | Delay time, CLK2 to ROMCS      |                         | 4                     | 22      | 4                     | 20     | 4       | 20     | ns   |



<sup>†</sup> R2M = MA10–MA0 hold time from RASn. One to two CLK2 cycles as defined by MCU DRAM timing registers. <sup>‡</sup> M2C = CASn hold time from MA10–MA0. One to two CLK2 cycles as defined by MCU DRAM timing registers.

#### Figure 39. Memory Interface Waveforms



TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088692 995 🔳 TII2

CASCADE

#### timing requirements,T<sub>A</sub> = 0°C to 70°C

|                   |                              | f = 20 MHz                |    | f = 25 MHz             | f = 33 MHz             |    |
|-------------------|------------------------------|---------------------------|----|------------------------|------------------------|----|
|                   |                              | V <sub>CC</sub> = 5 V ± 1 | 0% | $V_{CC} = 5 V \pm 5\%$ | $V_{CC} = 5 V \pm 5\%$ |    |
|                   |                              | MIN M                     | AX | MIN MAX                | MIN MAX                | ]  |
| t <sub>su23</sub> | Setup time, CIN before CLK2↑ | 2                         |    | 2                      | 2                      | ns |
| <sup>t</sup> h23  | Hold time, CIN after CLK2†   | 3                         |    | 3                      | 3                      | ns |

# switching characteristics, $T_A = 0^{\circ}C$ to 70°C, $C_L = 50 \text{ pF}$

| PARAMETER                     |                 | f = 20 MHz f = 25 Mi |         |                     | MHz    | f = 33               | MHz    |      |
|-------------------------------|-----------------|----------------------|---------|---------------------|--------|----------------------|--------|------|
|                               | TEST CONDITIONS | VCC = 5 \            | / ± 10% | V <sub>CC</sub> = 5 | V ± 5% | V <sub>C</sub> C = 5 | V ± 5% | UNIT |
|                               |                 | MIN                  |         | MIN                 | MAX    |                      |        |      |
| td24 Delay time, CLK2 to COUT |                 | 4                    | 24      | 4                   | 21     | 4                    | 19     | ns   |







TEXAS INSTR (UC/UP)

# 53E D 🔳 8961722 0088693 821 🔳 TII2

## **REFRESH HOLD**

T-52-33-05

# timing requirements, $T_A = 0^{\circ}C$ to $70^{\circ}C$

|                                                  | f = 20 M              | f = 20 MHz                    |     | MHz    | f = 33 MHz          |        |      |
|--------------------------------------------------|-----------------------|-------------------------------|-----|--------|---------------------|--------|------|
|                                                  | V <sub>CC</sub> = 5 V | V <sub>CC</sub> = 5 V ± 10% V |     | V ± 5% | V <sub>CC</sub> = 5 | V ± 5% | UNIT |
|                                                  | MIN                   | MAX                           | MIN | MAX    | MIN                 | MAX    | 1    |
| t <sub>su25</sub> Setup time, REFHLD before CLK2 | 10                    |                               | 10  |        | 10                  |        | ns   |
| th25 Hold time, REFHLD after CLK21               | 3                     |                               | 3   |        | 3                   |        | ns   |



Figure 41. Refresh Hold Waveforms



TEXAS INSTR (UC/UP)

#### 53E D M 8961722 0088694 768 TII2 MECHANICAL DATA

208-Lead Quad Flatpack (ATU)



ALL LINEAR DIMENSIONS ARE IN MILLIMETERS



TEXAS INSTR (UC/UP)

53E D 🔳 8961722 0088695 6T4 🖿 TII2

# MECHANICAL DATA

T-52-33-05

# 100-Lead Quad Flatpack (DPU and MCU)



ALL LINEAR DIMENSIONS ARE IN MILLIMETERS

